blob: f5a1b0308b7b701f75bf1c8766d10d46cab40140 [file] [log] [blame]
developer73cb4d52022-09-06 15:15:57 +08001diff --git a/drivers/net/ethernet/mediatek/Makefile b/drivers/net/ethernet/mediatek/Makefile
2index 0c724a5..93cd55f 100644
3--- a/drivers/net/ethernet/mediatek/Makefile
4+++ b/drivers/net/ethernet/mediatek/Makefile
5@@ -5,7 +5,7 @@
6
7 obj-$(CONFIG_NET_MEDIATEK_SOC) += mtk_eth.o
8 mtk_eth-y := mtk_eth_soc.o mtk_sgmii.o mtk_eth_path.o mtk_eth_dbg.o mtk_eth_reset.o \
9- mtk_ppe.o mtk_ppe_debugfs.o mtk_ppe_offload.o
10+ mtk_ppe.o mtk_ppe_debugfs.o mtk_ppe_offload.o mtk_qdma_debugfs.o
11 mtk_eth-$(CONFIG_NET_MEDIATEK_SOC_WED) += mtk_wed.o
12 ifdef CONFIG_DEBUG_FS
13 mtk_eth-$(CONFIG_NET_MEDIATEK_SOC_WED) += mtk_wed_debugfs.o
14diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.c b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
15index efdd2e6..9ffc46b 100644
16--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.c
17+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
18@@ -3992,6 +3992,8 @@ static int mtk_probe(struct platform_device *pdev)
19 }
20
21 mtk_ppe_debugfs_init(eth);
22+
23+ mtk_qdma_debugfs_init(eth);
24 }
25
26 for (i = 0; i < MTK_MAX_DEVS; i++) {
27@@ -4101,6 +4103,7 @@ static const struct mtk_soc_data mt2701_data = {
28 .rxd_size = sizeof(struct mtk_rx_dma),
29 .dma_max_len = MTK_TX_DMA_BUF_LEN,
30 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
31+ .qdma_tx_sch = 2,
32 },
33 };
34
35@@ -4118,6 +4121,7 @@ static const struct mtk_soc_data mt7621_data = {
36 .rxd_size = sizeof(struct mtk_rx_dma),
37 .dma_max_len = MTK_TX_DMA_BUF_LEN,
38 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
39+ .qdma_tx_sch = 2,
40 },
41 };
42
43@@ -4136,6 +4140,7 @@ static const struct mtk_soc_data mt7622_data = {
44 .rxd_size = sizeof(struct mtk_rx_dma),
45 .dma_max_len = MTK_TX_DMA_BUF_LEN,
46 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
47+ .qdma_tx_sch = 2,
48 },
49 };
50
51@@ -4153,6 +4158,7 @@ static const struct mtk_soc_data mt7623_data = {
52 .rxd_size = sizeof(struct mtk_rx_dma),
53 .dma_max_len = MTK_TX_DMA_BUF_LEN,
54 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
55+ .qdma_tx_sch = 2,
56 },
57 };
58
59@@ -4187,6 +4193,7 @@ static const struct mtk_soc_data mt7986_data = {
60 .rxd_size = sizeof(struct mtk_rx_dma_v2),
61 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
62 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
63+ .qdma_tx_sch = 4,
64 },
65 };
66
67@@ -4205,6 +4212,7 @@ static const struct mtk_soc_data mt7981_data = {
68 .rxd_size = sizeof(struct mtk_rx_dma_v2),
69 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
70 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
71+ .qdma_tx_sch = 4,
72 },
73 };
74
75@@ -4220,6 +4228,7 @@ static const struct mtk_soc_data rt5350_data = {
76 .rxd_size = sizeof(struct mtk_rx_dma),
77 .dma_max_len = MTK_TX_DMA_BUF_LEN,
78 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
79+ .qdma_tx_sch = 4,
80 },
81 };
82
83diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.h b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
84index c87a823..955bb27 100644
85--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.h
86+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
87@@ -352,10 +352,21 @@
88
89 /* QDMA TX Queue Configuration Registers */
90 #define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
91+#define MTK_QTX_CFG_HW_RESV_CNT_OFFSET GENMASK(15, 8)
92+#define MTK_QTX_CFG_SW_RESV_CNT_OFFSET GENMASK(7, 0)
93 #define QDMA_RES_THRES 4
94
95 /* QDMA TX Queue Scheduler Registers */
96 #define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
97+#define MTK_QTX_SCH_TX_SCH_SEL BIT(31)
98+#define MTK_QTX_SCH_TX_SCH_SEL_V2 GENMASK(31, 30)
99+#define MTK_QTX_SCH_MIN_RATE_EN BIT(27)
100+#define MTK_QTX_SCH_MIN_RATE_MAN GENMASK(26, 20)
101+#define MTK_QTX_SCH_MIN_RATE_EXP GENMASK(19, 16)
102+#define MTK_QTX_SCH_MAX_RATE_WGHT GENMASK(15, 12)
103+#define MTK_QTX_SCH_MAX_RATE_EN BIT(11)
104+#define MTK_QTX_SCH_MAX_RATE_MAN GENMASK(10, 4)
105+#define MTK_QTX_SCH_MAX_RATE_EXP GENMASK(3, 0)
106
107 /* QDMA RX Base Pointer Register */
108 #define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
109@@ -373,7 +384,9 @@
110 #define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
111
112 /* QDMA Page Configuration Register */
113-#define MTK_QDMA_PAGE (QDMA_BASE + 0x1f0)
114+#define MTK_QDMA_PAGE (QDMA_BASE + 0x1f0)
115+#define MTK_QTX_CFG_PAGE GENMASK(3, 0)
116+#define MTK_QTX_PER_PAGE (16)
117
118 /* QDMA Global Configuration Register */
119 #define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
120@@ -410,6 +423,9 @@
121 #define FC_THRES_DROP_EN (7 << 16)
122 #define FC_THRES_MIN 0x4444
123
124+/* QDMA TX Scheduler Rate Control Register */
125+#define MTK_QDMA_TX_2SCH_BASE (QDMA_BASE + 0x214)
126+
127 /* QDMA Interrupt Status Register */
128 #define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
129 #if defined(CONFIG_MEDIATEK_NETSYS_V2)
130@@ -444,6 +460,11 @@
131 /* QDMA Interrupt Mask Register */
132 #define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
133
134+/* QDMA TX Queue MIB Interface Register */
135+#define MTK_QTX_MIB_IF (QDMA_BASE + 0x2bc)
136+#define MTK_MIB_ON_QTX_CFG BIT(31)
137+#define MTK_VQTX_MIB_EN BIT(28)
138+
139 /* QDMA TX Forward CPU Pointer Register */
140 #define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
141
142@@ -471,6 +492,14 @@
143 /* QDMA FQ Free Page Buffer Length Register */
144 #define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
145
146+/* QDMA TX Scheduler Rate Control Register */
147+#define MTK_QDMA_TX_4SCH_BASE(x) (QDMA_BASE + 0x398 + (((x) >> 1) * 0x4))
148+#define MTK_QDMA_TX_SCH_MASK GENMASK(15, 0)
149+#define MTK_QDMA_TX_SCH_MAX_WFQ BIT(15)
150+#define MTK_QDMA_TX_SCH_RATE_EN BIT(11)
151+#define MTK_QDMA_TX_SCH_RATE_MAN GENMASK(10, 4)
152+#define MTK_QDMA_TX_SCH_RATE_EXP GENMASK(3, 0)
153+
154 /* WDMA Registers */
155 #define MTK_WDMA_DTX_PTR(x) (WDMA_BASE(x) + 0xC)
156 #define MTK_WDMA_GLO_CFG(x) (WDMA_BASE(x) + 0x204)
157@@ -1223,6 +1252,7 @@ struct mtk_soc_data {
158 u32 rxd_size;
159 u32 dma_max_len;
160 u32 dma_len_offset;
161+ u32 qdma_tx_sch;
162 } txrx;
163 };
164
165@@ -1353,6 +1383,7 @@ struct mtk_eth {
166 spinlock_t syscfg0_lock;
167 struct timer_list mtk_dma_monitor_timer;
168
169+ u8 qos_mode;
170 u8 ppe_num;
171 struct mtk_ppe *ppe[MTK_MAX_PPE_NUM];
172 struct rhashtable flow_table;
173@@ -1412,4 +1443,6 @@ void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev);
174
175 int mtk_ppe_debugfs_init(struct mtk_eth *eth);
176
177+int mtk_qdma_debugfs_init(struct mtk_eth *eth);
178+
179 #endif /* MTK_ETH_H */
180diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.c b/drivers/net/ethernet/mediatek/mtk_ppe.c
181index a49275f..1767823 100755
182--- a/drivers/net/ethernet/mediatek/mtk_ppe.c
183+++ b/drivers/net/ethernet/mediatek/mtk_ppe.c
184@@ -406,6 +406,16 @@ int mtk_foe_entry_set_wdma(struct mtk_foe_entry *entry, int wdma_idx, int txq,
185 return 0;
186 }
187
188+int mtk_foe_entry_set_qid(struct mtk_foe_entry *entry, int qid)
189+{
190+ u32 *ib2 = mtk_foe_entry_ib2(entry);
191+
192+ *ib2 &= ~MTK_FOE_IB2_QID;
193+ *ib2 |= FIELD_PREP(MTK_FOE_IB2_QID, qid);
194+ *ib2 |= MTK_FOE_IB2_PSE_QOS;
195+
196+ return 0;
197+}
198 static inline bool mtk_foe_entry_usable(struct mtk_foe_entry *entry)
199 {
200 return !(entry->ib1 & MTK_FOE_IB1_STATIC) &&
201diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.h b/drivers/net/ethernet/mediatek/mtk_ppe.h
202index 8076e5d..c46c4d9 100644
203--- a/drivers/net/ethernet/mediatek/mtk_ppe.h
204+++ b/drivers/net/ethernet/mediatek/mtk_ppe.h
205@@ -356,6 +356,7 @@ int mtk_foe_entry_set_vlan(struct mtk_foe_entry *entry, int vid);
206 int mtk_foe_entry_set_pppoe(struct mtk_foe_entry *entry, int sid);
207 int mtk_foe_entry_set_wdma(struct mtk_foe_entry *entry, int wdma_idx, int txq,
208 int bss, int wcid);
209+int mtk_foe_entry_set_qid(struct mtk_foe_entry *entry, int qid);
210 int mtk_foe_entry_commit(struct mtk_ppe *ppe, struct mtk_flow_entry *entry);
211 void mtk_foe_entry_clear(struct mtk_ppe *ppe, struct mtk_flow_entry *entry);
212 int mtk_foe_entry_idle_time(struct mtk_ppe *ppe, struct mtk_flow_entry *entry);
213diff --git a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
214index f258539..3b17819 100755
215--- a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
216+++ b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
217@@ -203,9 +203,13 @@ mtk_flow_set_output_device(struct mtk_eth *eth, struct mtk_foe_entry *foe,
218 }
219
220 dsa_port = mtk_flow_get_dsa_port(&dev);
221- if (dsa_port >= 0)
222+ if (dsa_port >= 0) {
223 mtk_foe_entry_set_dsa(foe, dsa_port);
224
225+ if (eth->qos_mode == 2)
226+ mtk_foe_entry_set_qid(foe, dsa_port);
227+ }
228+
229 if (dev == eth->netdev[0])
230 pse_port = 1;
231 else if (dev == eth->netdev[1])
232diff --git a/drivers/net/ethernet/mediatek/mtk_qdma_debugfs.c b/drivers/net/ethernet/mediatek/mtk_qdma_debugfs.c
233new file mode 100644
234index 0000000..198b924
235--- /dev/null
236+++ b/drivers/net/ethernet/mediatek/mtk_qdma_debugfs.c
237@@ -0,0 +1,433 @@
238+/* SPDX-License-Identifier: GPL-2.0
239+ *
240+ * Copyright (c) 2022 MediaTek Inc.
241+ * Author: Henry Yen <henry.yen@mediatek.com>
242+ * Bo-Cun Chen <bc-bocun.chen@mediatek.com>
243+ */
244+
245+#include <linux/kernel.h>
246+#include <linux/debugfs.h>
247+#include "mtk_eth_soc.h"
248+
249+#define MAX_PPPQ_PORT_NUM 6
250+
251+static struct mtk_eth *_eth;
252+
253+static void mtk_qdma_qos_shaper_ebl(struct mtk_eth *eth, u32 id, u32 enable)
254+{
255+ u32 val;
256+
257+ if (enable) {
258+ val = MTK_QTX_SCH_MIN_RATE_EN | MTK_QTX_SCH_MAX_RATE_EN;
259+ val |= FIELD_PREP(MTK_QTX_SCH_MIN_RATE_MAN, 1) |
260+ FIELD_PREP(MTK_QTX_SCH_MIN_RATE_EXP, 4) |
261+ FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, 25) |
262+ FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, 5) |
263+ FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WGHT, 4);
264+
265+ writel(val, eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
266+ } else {
267+ writel(0, eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
268+ }
269+}
270+
271+static void mtk_qdma_qos_disable(struct mtk_eth *eth)
272+{
273+ u32 id, val;
274+
275+ for (id = 0; id < MAX_PPPQ_PORT_NUM; id++) {
276+ mtk_qdma_qos_shaper_ebl(eth, id, 0);
277+
278+ writel(FIELD_PREP(MTK_QTX_CFG_HW_RESV_CNT_OFFSET, 4) |
279+ FIELD_PREP(MTK_QTX_CFG_SW_RESV_CNT_OFFSET, 4),
280+ eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
281+ }
282+
283+ val = (MTK_QDMA_TX_SCH_MAX_WFQ) | (MTK_QDMA_TX_SCH_MAX_WFQ << 16);
284+ for (id = 0; id < eth->soc->txrx.qdma_tx_sch; id += 2) {
285+ if (eth->soc->txrx.qdma_tx_sch == 4)
286+ writel(val, eth->base + MTK_QDMA_TX_4SCH_BASE(id));
287+ else
288+ writel(val, eth->base + MTK_QDMA_TX_2SCH_BASE);
289+ }
290+}
291+
292+static void mtk_qdma_qos_pppq_enable(struct mtk_eth *eth)
293+{
294+ u32 id, val;
295+
296+ for (id = 0; id < MAX_PPPQ_PORT_NUM; id++) {
297+ mtk_qdma_qos_shaper_ebl(eth, id, 1);
298+
299+ writel(FIELD_PREP(MTK_QTX_CFG_HW_RESV_CNT_OFFSET, 4) |
300+ FIELD_PREP(MTK_QTX_CFG_SW_RESV_CNT_OFFSET, 4),
301+ eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
302+ }
303+
304+ val = (MTK_QDMA_TX_SCH_MAX_WFQ) | (MTK_QDMA_TX_SCH_MAX_WFQ << 16);
305+ for (id = 0; id < eth->soc->txrx.qdma_tx_sch; id+= 2) {
306+ if (eth->soc->txrx.qdma_tx_sch == 4)
307+ writel(val, eth->base + MTK_QDMA_TX_4SCH_BASE(id));
308+ else
309+ writel(val, eth->base + MTK_QDMA_TX_2SCH_BASE);
310+ }
311+}
312+
313+ static ssize_t mtk_qmda_debugfs_write_qos(struct file *file, const char __user *buffer,
314+ size_t count, loff_t *data)
315+{
316+ struct seq_file *m = file->private_data;
317+ struct mtk_eth *eth = m->private;
318+ char buf[8];
319+ int len = count;
320+
321+ if ((len > 8) || copy_from_user(buf, buffer, len))
322+ return -EFAULT;
323+
324+ if (buf[0] == '0') {
325+ pr_info("HQoS is going to be disabled !\n");
326+ eth->qos_mode = 0;
327+ mtk_qdma_qos_disable(eth);
328+ } else if (buf[0] == '1') {
329+ pr_info("HQoS mode is going to be enabled !\n");
330+ eth->qos_mode = 1;
331+ } else if (buf[0] == '2') {
332+ pr_info("Per-port-per-queue mode is going to be enabled !\n");
333+ pr_info("PPPQ use qid 0~5 (scheduler 0).\n");
334+ eth->qos_mode = 2;
335+ mtk_qdma_qos_pppq_enable(eth);
336+ }
337+
338+ return len;
339+}
340+
341+static int mtk_qmda_debugfs_read_qos(struct seq_file *m, void *private)
342+{
343+ struct mtk_eth *eth = m->private;
344+
345+ seq_printf(m, "value=%d, HQoS is %s now!\n",
346+ eth->qos_mode, (eth->qos_mode) ? "enabled" : "disabled");
347+
348+ return 0;
349+}
350+
351+static int mtk_qmda_debugfs_open_qos(struct inode *inode, struct file *file)
352+{
353+ return single_open(file, mtk_qmda_debugfs_read_qos,
354+ inode->i_private);
355+}
356+
357+static ssize_t mtk_qmda_debugfs_read_qos_sched(struct file *file, char __user *user_buf,
358+ size_t count, loff_t *ppos)
359+{
360+ struct mtk_eth *eth = _eth;
361+ long id = (long)file->private_data;
362+ char *buf;
363+ unsigned int len = 0, buf_len = 1500;
364+ int enable, scheduling, max_rate, scheduler, i;
365+ ssize_t ret_cnt;
366+ u32 val;
367+
368+ buf = kzalloc(buf_len, GFP_KERNEL);
369+ if (!buf)
370+ return -ENOMEM;
371+
372+ if (eth->soc->txrx.qdma_tx_sch == 4)
373+ val = readl(eth->base + MTK_QDMA_TX_4SCH_BASE(id));
374+ else
375+ val = readl(eth->base + MTK_QDMA_TX_2SCH_BASE);
376+
377+ if (id & 0x1)
378+ val >>= 16;
379+
380+ enable = FIELD_GET(MTK_QDMA_TX_SCH_RATE_EN, val);
381+ scheduling = FIELD_GET(MTK_QDMA_TX_SCH_MAX_WFQ, val);
382+ max_rate = FIELD_GET(MTK_QDMA_TX_SCH_RATE_MAN, val);
383+ while (val--)
384+ max_rate *= 10;
385+
386+ len += scnprintf(buf + len, buf_len - len,
387+ "EN\tScheduling\tMAX\tQueue#\n%d\t%s%16d\t", enable,
388+ (scheduling == 1) ? "WRR" : "SP", max_rate);
389+
390+ for (i = 0; i < MTK_QDMA_TX_NUM; i++) {
391+ val = readl(eth->base + MTK_QDMA_PAGE) & ~MTK_QTX_CFG_PAGE;
392+ val |= FIELD_PREP(MTK_QTX_CFG_PAGE, i / MTK_QTX_PER_PAGE);
393+ writel(val, eth->base + MTK_QDMA_PAGE);
394+
395+ val = readl(eth->base + MTK_QTX_SCH(i % MTK_QTX_PER_PAGE));
396+ if (eth->soc->txrx.qdma_tx_sch == 4)
397+ scheduler = FIELD_GET(MTK_QTX_SCH_TX_SCH_SEL_V2, val);
398+ else
399+ scheduler = FIELD_GET(MTK_QTX_SCH_TX_SCH_SEL, val);
400+ if (id == scheduler)
401+ len += scnprintf(buf + len, buf_len - len, "%d ", i);
402+ }
403+
404+ len += scnprintf(buf + len, buf_len - len, "\n");
405+ if (len > buf_len)
406+ len = buf_len;
407+
408+ ret_cnt = simple_read_from_buffer(user_buf, count, ppos, buf, len);
409+
410+ kfree(buf);
411+ return ret_cnt;
412+}
413+
414+static ssize_t mtk_qmda_debugfs_write_qos_sched(struct file *file, const char __user *buf,
415+ size_t length, loff_t *offset)
416+{
417+ struct mtk_eth *eth = _eth;
418+ long id = (long)file->private_data;
419+ char line[64] = {0}, scheduling[32];
420+ int enable, rate, exp = 0, shift = 0;
421+ size_t size;
422+ u32 val = 0;
423+
424+ if (length >= sizeof(line))
425+ return -EINVAL;
426+
427+ if (copy_from_user(line, buf, length))
428+ return -EFAULT;
429+
430+ if (sscanf(line, "%d %s %d", &enable, scheduling, &rate) != 3)
431+ return -EFAULT;
432+
433+ while (rate > 127) {
434+ rate /= 10;
435+ exp++;
436+ }
437+
438+ line[length] = '\0';
439+
440+ if (enable)
441+ val |= FIELD_PREP(MTK_QDMA_TX_SCH_RATE_EN, 1);
442+ if (strcmp(scheduling, "sp") != 0)
443+ val |= FIELD_PREP(MTK_QDMA_TX_SCH_MAX_WFQ, 1);
444+ val |= FIELD_PREP(MTK_QDMA_TX_SCH_RATE_MAN, rate);
445+ val |= FIELD_PREP(MTK_QDMA_TX_SCH_RATE_EXP, exp);
446+
447+ if (id & 0x1)
448+ shift = 16;
449+
450+ if (eth->soc->txrx.qdma_tx_sch == 4)
451+ val = readl(eth->base+ MTK_QDMA_TX_4SCH_BASE(id));
452+ else
453+ val = readl(eth->base + MTK_QDMA_TX_2SCH_BASE);
454+
455+ val &= ~(MTK_QDMA_TX_SCH_MASK << shift);
456+ val |= val << shift;
457+ if (eth->soc->txrx.qdma_tx_sch == 4)
458+ writel(val, eth->base + MTK_QDMA_TX_4SCH_BASE(id));
459+ else
460+ writel(val, eth->base + MTK_QDMA_TX_2SCH_BASE);
461+
462+ size = strlen(line);
463+ *offset += size;
464+
465+ return length;
466+}
467+
468+static ssize_t mtk_qmda_debugfs_read_qos_queue(struct file *file, char __user *user_buf,
469+ size_t count, loff_t *ppos)
470+{
471+ struct mtk_eth *eth = _eth;
472+ long id = (long)file->private_data;
473+ char *buf;
474+ unsigned int len = 0, buf_len = 1500;
475+ int min_rate_en, min_rate, min_rate_exp;
476+ int max_rate_en, max_weight, max_rate, max_rate_exp;
477+ u32 qtx_sch, qtx_cfg, scheduler, val;
478+ ssize_t ret_cnt;
479+
480+ buf = kzalloc(buf_len, GFP_KERNEL);
481+ if (!buf)
482+ return -ENOMEM;
483+
484+ val = readl(eth->base + MTK_QDMA_PAGE) & ~MTK_QTX_CFG_PAGE;
485+ val |= FIELD_PREP(MTK_QTX_CFG_PAGE, id / MTK_QTX_PER_PAGE);
486+ writel(val, eth->base + MTK_QDMA_PAGE);
487+
488+ qtx_cfg = readl(eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
489+ qtx_sch = readl(eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
490+ if (eth->soc->txrx.qdma_tx_sch == 4)
491+ scheduler = FIELD_GET(MTK_QTX_SCH_TX_SCH_SEL_V2, qtx_sch);
492+ else
493+ scheduler = FIELD_GET(MTK_QTX_SCH_TX_SCH_SEL, qtx_sch);
494+
495+ min_rate_en = FIELD_GET(MTK_QTX_SCH_MIN_RATE_EN, qtx_sch);
496+ min_rate = FIELD_GET(MTK_QTX_SCH_MIN_RATE_MAN, qtx_sch);
497+ min_rate_exp = FIELD_GET(MTK_QTX_SCH_MIN_RATE_EXP, qtx_sch);
498+ max_rate_en = FIELD_GET(MTK_QTX_SCH_MAX_RATE_EN, qtx_sch);
499+ max_weight = FIELD_GET(MTK_QTX_SCH_MAX_RATE_WGHT, qtx_sch);
500+ max_rate = FIELD_GET(MTK_QTX_SCH_MAX_RATE_MAN, qtx_sch);
501+ max_rate_exp = FIELD_GET(MTK_QTX_SCH_MAX_RATE_EXP, qtx_sch);
502+ while (min_rate_exp--)
503+ min_rate *= 10;
504+
505+ while (max_rate_exp--)
506+ max_rate *= 10;
507+
508+ len += scnprintf(buf + len, buf_len - len,
509+ "scheduler: %d\nhw resv: %d\nsw resv: %d\n", scheduler,
510+ (qtx_cfg >> 8) & 0xff, qtx_cfg & 0xff);
511+
512+ /* Switch to debug mode */
513+ val = readl(eth->base + MTK_QTX_MIB_IF) & ~MTK_MIB_ON_QTX_CFG;
514+ val |= MTK_MIB_ON_QTX_CFG;
515+ writel(val, eth->base + MTK_QTX_MIB_IF);
516+
517+ val = readl(eth->base + MTK_QTX_MIB_IF) & ~MTK_VQTX_MIB_EN;
518+ val |= MTK_VQTX_MIB_EN;
519+ writel(val, eth->base + MTK_QTX_MIB_IF);
520+
521+ qtx_cfg = readl(eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
522+ qtx_sch = readl(eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
523+
524+ len += scnprintf(buf + len, buf_len - len,
525+ "packet count: %u\n", qtx_cfg);
526+ len += scnprintf(buf + len, buf_len - len,
527+ "packet drop: %u\n\n", qtx_sch);
528+
529+ /* Recover to normal mode */
530+ val = readl(eth->base + MTK_QTX_MIB_IF);
531+ val &= ~MTK_MIB_ON_QTX_CFG;
532+ writel(val, eth->base + MTK_QTX_MIB_IF);
533+
534+ val = readl(eth->base + MTK_QTX_MIB_IF);
535+ val &= ~MTK_VQTX_MIB_EN;
536+ writel(val, eth->base + MTK_QTX_MIB_IF);
537+
538+ len += scnprintf(buf + len, buf_len - len,
539+ " EN RATE WEIGHT\n");
540+ len += scnprintf(buf + len, buf_len - len,
541+ "----------------------------\n");
542+ len += scnprintf(buf + len, buf_len - len,
543+ "max%5d%9d%9d\n", max_rate_en, max_rate, max_weight);
544+ len += scnprintf(buf + len, buf_len - len,
545+ "min%5d%9d -\n", min_rate_en, min_rate);
546+
547+ if (len > buf_len)
548+ len = buf_len;
549+
550+ ret_cnt = simple_read_from_buffer(user_buf, count, ppos, buf, len);
551+
552+ kfree(buf);
553+
554+ return ret_cnt;
555+}
556+
557+static ssize_t mtk_qmda_debugfs_write_qos_queue(struct file *file, const char __user *buf,
558+ size_t length, loff_t *offset)
559+{
560+ struct mtk_eth *eth = _eth;
561+ long id = (long)file->private_data;
562+ char line[64] = {0};
563+ int max_enable, max_rate, max_exp = 0;
564+ int min_enable, min_rate, min_exp = 0;
565+ int scheduler, weight, resv;
566+ size_t size;
567+ u32 val;
568+
569+ if (length >= sizeof(line))
570+ return -EINVAL;
571+
572+ if (copy_from_user(line, buf, length))
573+ return -EFAULT;
574+
575+ if (sscanf(line, "%d %d %d %d %d %d %d", &scheduler, &min_enable, &min_rate,
576+ &max_enable, &max_rate, &weight, &resv) != 7)
577+ return -EFAULT;
578+
579+ line[length] = '\0';
580+
581+ while (max_rate > 127) {
582+ max_rate /= 10;
583+ max_exp++;
584+ }
585+
586+ while (min_rate > 127) {
587+ min_rate /= 10;
588+ min_exp++;
589+ }
590+
591+ val = readl(eth->base + MTK_QDMA_PAGE) & ~MTK_QTX_CFG_PAGE;
592+ val |= FIELD_PREP(MTK_QTX_CFG_PAGE, id / MTK_QTX_PER_PAGE);
593+ writel(val, eth->base + MTK_QDMA_PAGE);
594+
595+ if (eth->soc->txrx.qdma_tx_sch == 4)
596+ val = FIELD_PREP(MTK_QTX_SCH_TX_SCH_SEL_V2, scheduler);
597+ else
598+ val = FIELD_PREP(MTK_QTX_SCH_TX_SCH_SEL, scheduler);
599+ if (min_enable)
600+ val |= MTK_QTX_SCH_MIN_RATE_EN;
601+ val |= FIELD_PREP(MTK_QTX_SCH_MIN_RATE_MAN, min_rate);
602+ val |= FIELD_PREP(MTK_QTX_SCH_MIN_RATE_EXP, min_exp);
603+ if (max_enable)
604+ val |= MTK_QTX_SCH_MAX_RATE_EN;
605+ val |= FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WGHT, weight);
606+ val |= FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, max_rate);
607+ val |= FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, max_exp);
608+ writel(val, eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
609+
610+ val = readl(eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
611+ val |= FIELD_PREP(MTK_QTX_CFG_HW_RESV_CNT_OFFSET, resv);
612+ val |= FIELD_PREP(MTK_QTX_CFG_SW_RESV_CNT_OFFSET, resv);
613+ writel(val, eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
614+
615+ size = strlen(line);
616+ *offset += size;
617+
618+ return length;
619+}
620+
621+int mtk_qdma_debugfs_init(struct mtk_eth *eth)
622+{
623+ static const struct file_operations fops_qos = {
624+ .open = mtk_qmda_debugfs_open_qos,
625+ .read = seq_read,
626+ .llseek = seq_lseek,
627+ .write = mtk_qmda_debugfs_write_qos,
628+ .release = single_release,
629+ };
630+
631+ static const struct file_operations fops_qos_sched = {
632+ .open = simple_open,
633+ .read = mtk_qmda_debugfs_read_qos_sched,
634+ .write = mtk_qmda_debugfs_write_qos_sched,
635+ .llseek = default_llseek,
636+ };
637+
638+ static const struct file_operations fops_qos_queue = {
639+ .open = simple_open,
640+ .read = mtk_qmda_debugfs_read_qos_queue,
641+ .write = mtk_qmda_debugfs_write_qos_queue,
642+ .llseek = default_llseek,
643+ };
644+
645+ struct dentry *root;
646+ long i;
647+ char name[16];
648+
649+ _eth = eth;
650+
651+ root = debugfs_lookup("mtk_ppe", NULL);
652+ if (!root)
653+ return -ENOMEM;
654+
655+ debugfs_create_file("qos_mode", S_IRUGO, root, eth, &fops_qos);
656+
657+ for (i = 0; i < eth->soc->txrx.qdma_tx_sch; i++) {
658+ snprintf(name, sizeof(name), "qdma_sch%ld", i);
659+ debugfs_create_file(name, S_IRUGO, root, (void *)i,
660+ &fops_qos_sched);
661+ }
662+
663+ for (i = 0; i < MTK_QDMA_TX_NUM; i++) {
664+ snprintf(name, sizeof(name), "qdma_txq%ld", i);
665+ debugfs_create_file(name, S_IRUGO, root, (void *)i,
666+ &fops_qos_queue);
667+ }
668+
669+ return 0;
670+}