blob: ebc7846b0558be479445e1f109b9f6fc3792d7db [file] [log] [blame]
developer2cdaeb12022-10-04 20:25:05 +08001// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Copyright (C) 2021 MediaTek Inc.
4 * Author: Sam.Shih <sam.shih@mediatek.com>
5 */
6
7/dts-v1/;
8#include "mt7988.dtsi"
9
10/ {
11 model = "MediaTek MT7988 DSA internal-2.5G SPIM-NAND RFB";
12 compatible = "mediatek,mt7988a-dsa-i2p5g-spim-snand",
13 /* Reserve this for DVFS if creating new dts */
14 "mediatek,mt7988";
15
16 chosen {
17 bootargs = "console=ttyS0,115200n1 loglevel=8 \
18 earlycon=uart8250,mmio32,0x11000000 \
19 pci=pcie_bus_perf";
20 };
21
22 memory {
23 reg = <0 0x40000000 0 0x10000000>;
24 };
25
26 nmbm_spim_nand {
27 compatible = "generic,nmbm";
28
29 #address-cells = <1>;
30 #size-cells = <1>;
31
32 lower-mtd-device = <&spi_nand>;
33 forced-create;
34
35 partitions {
36 compatible = "fixed-partitions";
37 #address-cells = <1>;
38 #size-cells = <1>;
39
40 partition@0 {
41 label = "BL2";
42 reg = <0x00000 0x0100000>;
43 read-only;
44 };
45
46 partition@100000 {
47 label = "u-boot-env";
48 reg = <0x0100000 0x0080000>;
49 };
50
51 factory: partition@180000 {
52 label = "Factory";
53 reg = <0x180000 0x0400000>;
54 };
55
56 partition@580000 {
57 label = "FIP";
58 reg = <0x580000 0x0200000>;
59 };
60
61 partition@780000 {
62 label = "ubi";
developerbaa8f602022-12-07 17:07:51 +080063 reg = <0x780000 0x7080000>;
developer2cdaeb12022-10-04 20:25:05 +080064 };
65 };
66 };
67
68 wsys_adie: wsys_adie@0 {
69 // fpga cases need to manual change adie_id / sku_type for dvt only
70 compatible = "mediatek,rebb-mt7988-adie";
71 adie_id = <7976>;
72 sku_type = <3000>;
73 };
74};
75
76&uart0 {
77 status = "okay";
78};
79
80&spi0 {
81 pinctrl-names = "default";
82 pinctrl-0 = <&spi0_flash_pins>;
83 status = "okay";
84
85 spi_nand: spi_nand@0 {
86 #address-cells = <1>;
87 #size-cells = <1>;
88 compatible = "spi-nand";
89 spi-cal-enable;
90 spi-cal-mode = "read-data";
91 spi-cal-datalen = <7>;
92 spi-cal-data = /bits/ 8 <0x53 0x50 0x49 0x4E 0x41 0x4E 0x44>;
93 spi-cal-addrlen = <5>;
94 spi-cal-addr = /bits/ 32 <0x0 0x0 0x0 0x0 0x0>;
95 reg = <0>;
96 spi-max-frequency = <52000000>;
developer5fb80602023-05-02 18:54:53 +080097 spi-tx-bus-width = <4>;
98 spi-rx-bus-width = <4>;
developer2cdaeb12022-10-04 20:25:05 +080099 };
100};
101
102&spi1 {
103 pinctrl-names = "default";
104 /* pin shared with snfi */
105 pinctrl-0 = <&spic_pins>;
106 status = "disabled";
107};
108
109&pcie0 {
110 pinctrl-names = "default";
111 pinctrl-0 = <&pcie0_pins>;
112 status = "okay";
113};
114
115&pcie1 {
116 pinctrl-names = "default";
117 pinctrl-0 = <&pcie1_pins>;
118 status = "okay";
119};
120
121&pcie2 {
122 pinctrl-names = "default";
123 pinctrl-0 = <&pcie2_pins>;
124 status = "disabled";
125};
126
127&pcie3 {
128 pinctrl-names = "default";
129 pinctrl-0 = <&pcie3_pins>;
130 status = "okay";
131};
132
133&pio {
developercaca1df2023-05-17 10:54:49 +0800134 gbe0_led0_pins: gbe0-pins {
developer447cb002023-04-06 17:54:54 +0800135 mux {
136 function = "led";
developercaca1df2023-05-17 10:54:49 +0800137 groups = "gbe0_led0";
developer447cb002023-04-06 17:54:54 +0800138 };
139 };
140
developercaca1df2023-05-17 10:54:49 +0800141 gbe1_led0_pins: gbe1-pins {
142 mux {
143 function = "led";
144 groups = "gbe1_led0";
145 };
146 };
147
148 gbe2_led0_pins: gbe2-pins {
149 mux {
150 function = "led";
151 groups = "gbe2_led0";
152 };
153 };
154
155 gbe3_led0_pins: gbe3-pins {
156 mux {
157 function = "led";
158 groups = "gbe3_led0";
159 };
160 };
161
developer447cb002023-04-06 17:54:54 +0800162 i2p5gbe_led0_pins: 2p5gbe-pins {
163 mux {
164 function = "led";
165 groups = "2p5gbe_led0";
166 };
167 };
168
developer2cdaeb12022-10-04 20:25:05 +0800169 pcie0_pins: pcie0-pins {
170 mux {
171 function = "pcie";
172 groups = "pcie_2l_0_pereset", "pcie_clk_req_n0_0",
173 "pcie_wake_n0_0";
174 };
175 };
176
177 pcie1_pins: pcie1-pins {
178 mux {
179 function = "pcie";
180 groups = "pcie_2l_1_pereset", "pcie_clk_req_n1",
181 "pcie_wake_n1_0";
182 };
183 };
184
185 pcie2_pins: pcie2-pins {
186 mux {
187 function = "pcie";
188 groups = "pcie_1l_0_pereset", "pcie_clk_req_n2_0",
189 "pcie_wake_n2_0";
190 };
191 };
192
193 pcie3_pins: pcie3-pins {
194 mux {
195 function = "pcie";
196 groups = "pcie_1l_1_pereset", "pcie_clk_req_n3",
197 "pcie_wake_n3_0";
198 };
199 };
200
201 spi0_flash_pins: spi0-pins {
202 mux {
203 function = "spi";
204 groups = "spi0", "spi0_wp_hold";
205 };
206 };
207
208 spic_pins: spi1-pins {
209 mux {
210 function = "spi";
developer1ceb26a2023-02-16 15:43:43 +0800211 groups = "spi1";
developer2cdaeb12022-10-04 20:25:05 +0800212 };
213 };
214};
215
216&watchdog {
217 status = "disabled";
218};
219
developer2cdaeb12022-10-04 20:25:05 +0800220&eth {
221 status = "okay";
222
223 gmac0: mac@0 {
224 compatible = "mediatek,eth-mac";
225 reg = <0>;
developer30e13e72022-11-03 10:21:24 +0800226 mac-type = "xgdm";
developer2cdaeb12022-10-04 20:25:05 +0800227 phy-mode = "10gbase-kr";
228
229 fixed-link {
developerf0145c92023-03-23 23:16:17 +0800230 speed = <10000>;
developer2cdaeb12022-10-04 20:25:05 +0800231 full-duplex;
232 pause;
233 };
234 };
235
236 gmac1: mac@1 {
237 compatible = "mediatek,eth-mac";
238 reg = <1>;
developer30e13e72022-11-03 10:21:24 +0800239 mac-type = "xgdm";
240 phy-mode = "xgmii";
developer2cdaeb12022-10-04 20:25:05 +0800241 phy-handle = <&phy0>;
242 };
243
244 gmac2: mac@2 {
245 compatible = "mediatek,eth-mac";
246 reg = <2>;
developer30e13e72022-11-03 10:21:24 +0800247 mac-type = "xgdm";
developerf0145c92023-03-23 23:16:17 +0800248 phy-mode = "usxgmii";
developer2cdaeb12022-10-04 20:25:05 +0800249 phy-handle = <&phy1>;
250 };
251
252 mdio: mdio-bus {
253 #address-cells = <1>;
254 #size-cells = <0>;
255 phy0: ethernet-phy@0 {
developer813ffc42023-05-17 13:39:48 +0800256 pinctrl-names = "i2p5gbe-led";
developeraec59ea2023-04-10 16:58:03 +0800257 pinctrl-0 = <&i2p5gbe_led0_pins>;
developer2cdaeb12022-10-04 20:25:05 +0800258 reg = <15>;
259 compatible = "ethernet-phy-ieee802.3-c45";
developer30e13e72022-11-03 10:21:24 +0800260 phy-mode = "xgmii";
developer2cdaeb12022-10-04 20:25:05 +0800261 };
262
263 phy1: ethernet-phy@8 {
264 reg = <8>;
265 compatible = "ethernet-phy-ieee802.3-c45";
266 };
267
268 switch@0 {
269 compatible = "mediatek,mt7988";
270 reg = <31>;
271 ports {
272 #address-cells = <1>;
273 #size-cells = <0>;
274
275 port@0 {
276 reg = <0>;
277 label = "lan0";
developera36549c2022-10-04 16:26:13 +0800278 phy-mode = "gmii";
279 phy-handle = <&sphy0>;
developer2cdaeb12022-10-04 20:25:05 +0800280 };
281
282 port@1 {
283 reg = <1>;
284 label = "lan1";
developera36549c2022-10-04 16:26:13 +0800285 phy-mode = "gmii";
286 phy-handle = <&sphy1>;
developer2cdaeb12022-10-04 20:25:05 +0800287 };
288
289 port@2 {
290 reg = <2>;
291 label = "lan2";
developera36549c2022-10-04 16:26:13 +0800292 phy-mode = "gmii";
293 phy-handle = <&sphy2>;
developer2cdaeb12022-10-04 20:25:05 +0800294 };
295
296 port@3 {
297 reg = <3>;
298 label = "lan3";
developera36549c2022-10-04 16:26:13 +0800299 phy-mode = "gmii";
300 phy-handle = <&sphy3>;
developer2cdaeb12022-10-04 20:25:05 +0800301 };
302
303 port@6 {
304 reg = <6>;
305 label = "cpu";
306 ethernet = <&gmac0>;
307 phy-mode = "10gbase-kr";
308
309 fixed-link {
310 speed = <10000>;
311 full-duplex;
312 pause;
313 };
314 };
315 };
developera36549c2022-10-04 16:26:13 +0800316
317 mdio {
318 compatible = "mediatek,dsa-slave-mdio";
319 #address-cells = <1>;
320 #size-cells = <0>;
321
322 sphy0: switch_phy0@0 {
323 compatible = "ethernet-phy-id03a2.9481";
324 reg = <0>;
developercaca1df2023-05-17 10:54:49 +0800325 pinctrl-names = "gbe-led";
326 pinctrl-0 = <&gbe0_led0_pins>;
developera36549c2022-10-04 16:26:13 +0800327 nvmem-cells = <&phy_calibration_p0>;
328 nvmem-cell-names = "phy-cal-data";
329 };
330
331 sphy1: switch_phy1@1 {
332 compatible = "ethernet-phy-id03a2.9481";
333 reg = <1>;
developercaca1df2023-05-17 10:54:49 +0800334 pinctrl-names = "gbe-led";
335 pinctrl-0 = <&gbe1_led0_pins>;
developera36549c2022-10-04 16:26:13 +0800336 nvmem-cells = <&phy_calibration_p1>;
337 nvmem-cell-names = "phy-cal-data";
338 };
339
340 sphy2: switch_phy2@2 {
341 compatible = "ethernet-phy-id03a2.9481";
342 reg = <2>;
developercaca1df2023-05-17 10:54:49 +0800343 pinctrl-names = "gbe-led";
344 pinctrl-0 = <&gbe2_led0_pins>;
developera36549c2022-10-04 16:26:13 +0800345 nvmem-cells = <&phy_calibration_p2>;
346 nvmem-cell-names = "phy-cal-data";
347 };
348
349 sphy3: switch_phy3@3 {
350 compatible = "ethernet-phy-id03a2.9481";
351 reg = <3>;
developercaca1df2023-05-17 10:54:49 +0800352 pinctrl-names = "gbe-led";
353 pinctrl-0 = <&gbe3_led0_pins>;
developera36549c2022-10-04 16:26:13 +0800354 nvmem-cells = <&phy_calibration_p3>;
355 nvmem-cell-names = "phy-cal-data";
356 };
357 };
developer2cdaeb12022-10-04 20:25:05 +0800358 };
359 };
360};
361
362&hnat {
363 mtketh-wan = "eth1";
364 mtketh-lan = "lan";
365 mtketh-lan2 = "eth2";
366 mtketh-max-gmac = <3>;
367 status = "okay";
368};