blob: bb0dec840f579c2ce27ad9135d9bbf2e0566016e [file] [log] [blame]
developerb11a5392022-03-31 00:34:47 +08001/* SPDX-License-Identifier: ISC */
2/* Copyright (C) 2020 MediaTek Inc. */
3
4#ifndef __MT7915_REGS_H
5#define __MT7915_REGS_H
6
7struct __map {
8 u32 phys;
9 u32 maps;
10 u32 size;
11};
12
13/* used to differentiate between generations */
14struct mt7915_reg_desc {
15 const u32 *reg_rev;
16 const u32 *offs_rev;
17 const struct __map *map;
18 u32 map_size;
19};
20
21enum reg_rev {
22 INT_SOURCE_CSR,
23 INT_MASK_CSR,
24 INT1_SOURCE_CSR,
25 INT1_MASK_CSR,
26 INT_MCU_CMD_SOURCE,
27 INT_MCU_CMD_EVENT,
28 WFDMA0_ADDR,
29 WFDMA0_PCIE1_ADDR,
30 WFDMA_EXT_CSR_ADDR,
31 CBTOP1_PHY_END,
32 INFRA_MCU_ADDR_END,
33 __MT_REG_MAX,
34};
35
36enum offs_rev {
37 TMAC_CDTR,
38 TMAC_ODTR,
39 TMAC_ATCR,
40 TMAC_TRCR0,
41 TMAC_ICR0,
42 TMAC_ICR1,
43 TMAC_CTCR0,
44 TMAC_TFCR0,
45 MDP_BNRCFR0,
46 MDP_BNRCFR1,
47 ARB_DRNGR0,
48 ARB_SCR,
49 RMAC_MIB_AIRTIME14,
50 AGG_AWSCR0,
51 AGG_PCR0,
52 AGG_ACR0,
53 AGG_MRCR,
54 AGG_ATCR1,
55 AGG_ATCR3,
56 LPON_UTTR0,
57 LPON_UTTR1,
58 LPON_FRCR,
59 MIB_SDR3,
60 MIB_SDR4,
61 MIB_SDR5,
62 MIB_SDR7,
63 MIB_SDR8,
64 MIB_SDR9,
65 MIB_SDR10,
66 MIB_SDR11,
67 MIB_SDR12,
68 MIB_SDR13,
69 MIB_SDR14,
70 MIB_SDR15,
71 MIB_SDR16,
72 MIB_SDR17,
73 MIB_SDR18,
74 MIB_SDR19,
75 MIB_SDR20,
76 MIB_SDR21,
77 MIB_SDR22,
78 MIB_SDR23,
79 MIB_SDR24,
80 MIB_SDR25,
81 MIB_SDR27,
82 MIB_SDR28,
83 MIB_SDR29,
84 MIB_SDRVEC,
85 MIB_SDR31,
86 MIB_SDR32,
87 MIB_SDRMUBF,
88 MIB_DR8,
89 MIB_DR9,
90 MIB_DR11,
91 MIB_MB_SDR0,
92 MIB_MB_SDR1,
93 TX_AGG_CNT,
94 TX_AGG_CNT2,
95 MIB_ARNG,
96 WTBLON_TOP_WDUCR,
97 WTBL_UPDATE,
98 PLE_FL_Q_EMPTY,
99 PLE_FL_Q_CTRL,
100 PLE_AC_QEMPTY,
101 PLE_FREEPG_CNT,
102 PLE_FREEPG_HEAD_TAIL,
103 PLE_PG_HIF_GROUP,
104 PLE_HIF_PG_INFO,
105 AC_OFFSET,
106 ETBF_PAR_RPT0,
107 __MT_OFFS_MAX,
108};
109
110#define __REG(id) (dev->reg.reg_rev[(id)])
111#define __OFFS(id) (dev->reg.offs_rev[(id)])
112
113/* MCU WFDMA0 */
114#define MT_MCU_WFDMA0_BASE 0x2000
115#define MT_MCU_WFDMA0(ofs) (MT_MCU_WFDMA0_BASE + (ofs))
116
117#define MT_MCU_WFDMA0_DUMMY_CR MT_MCU_WFDMA0(0x120)
118
119/* MCU WFDMA1 */
120#define MT_MCU_WFDMA1_BASE 0x3000
121#define MT_MCU_WFDMA1(ofs) (MT_MCU_WFDMA1_BASE + (ofs))
122
123#define MT_MCU_INT_EVENT __REG(INT_MCU_CMD_EVENT)
124#define MT_MCU_INT_EVENT_DMA_STOPPED BIT(0)
125#define MT_MCU_INT_EVENT_DMA_INIT BIT(1)
126#define MT_MCU_INT_EVENT_SER_TRIGGER BIT(2)
127#define MT_MCU_INT_EVENT_RESET_DONE BIT(3)
128
129/* PLE */
130#define MT_PLE_BASE 0x820c0000
131#define MT_PLE(ofs) (MT_PLE_BASE + (ofs))
132
133#define MT_FL_Q_EMPTY MT_PLE(__OFFS(PLE_FL_Q_EMPTY))
134#define MT_FL_Q0_CTRL MT_PLE(__OFFS(PLE_FL_Q_CTRL))
135#define MT_FL_Q2_CTRL MT_PLE(__OFFS(PLE_FL_Q_CTRL) + 0x8)
136#define MT_FL_Q3_CTRL MT_PLE(__OFFS(PLE_FL_Q_CTRL) + 0xc)
137
138#define MT_PLE_FREEPG_CNT MT_PLE(__OFFS(PLE_FREEPG_CNT))
139#define MT_PLE_FREEPG_HEAD_TAIL MT_PLE(__OFFS(PLE_FREEPG_HEAD_TAIL))
140#define MT_PLE_PG_HIF_GROUP MT_PLE(__OFFS(PLE_PG_HIF_GROUP))
141#define MT_PLE_HIF_PG_INFO MT_PLE(__OFFS(PLE_HIF_PG_INFO))
142
143#define MT_PLE_AC_QEMPTY(ac, n) MT_PLE(__OFFS(PLE_AC_QEMPTY) + \
144 __OFFS(AC_OFFSET) * \
145 (ac) + ((n) << 2))
146#define MT_PLE_AMSDU_PACK_MSDU_CNT(n) MT_PLE(0x10e0 + ((n) << 2))
147
148#define MT_PSE_BASE 0x820c8000
149#define MT_PSE(ofs) (MT_PSE_BASE + (ofs))
150
151/* WF MDP TOP */
152#define MT_MDP_BASE 0x820cd000
153#define MT_MDP(ofs) (MT_MDP_BASE + (ofs))
154
155#define MT_MDP_DCR0 MT_MDP(0x000)
156#define MT_MDP_DCR0_DAMSDU_EN BIT(15)
157
158#define MT_MDP_DCR1 MT_MDP(0x004)
159#define MT_MDP_DCR1_MAX_RX_LEN GENMASK(15, 3)
160
developer66cd2092022-05-10 15:43:01 +0800161#define MT_MDP_DCR2 MT_MDP(0x0e8)
162#define MT_MDP_DCR2_RX_TRANS_SHORT BIT(2)
163
developerb11a5392022-03-31 00:34:47 +0800164#define MT_MDP_BNRCFR0(_band) MT_MDP(__OFFS(MDP_BNRCFR0) + \
165 ((_band) << 8))
166#define MT_MDP_RCFR0_MCU_RX_MGMT GENMASK(5, 4)
167#define MT_MDP_RCFR0_MCU_RX_CTL_NON_BAR GENMASK(7, 6)
168#define MT_MDP_RCFR0_MCU_RX_CTL_BAR GENMASK(9, 8)
169
170#define MT_MDP_BNRCFR1(_band) MT_MDP(__OFFS(MDP_BNRCFR1) + \
171 ((_band) << 8))
172#define MT_MDP_RCFR1_MCU_RX_BYPASS GENMASK(23, 22)
173#define MT_MDP_RCFR1_RX_DROPPED_UCAST GENMASK(28, 27)
174#define MT_MDP_RCFR1_RX_DROPPED_MCAST GENMASK(30, 29)
175#define MT_MDP_TO_HIF 0
176#define MT_MDP_TO_WM 1
177
178/* TMAC: band 0(0x820e4000), band 1(0x820f4000) */
179#define MT_WF_TMAC_BASE(_band) ((_band) ? 0x820f4000 : 0x820e4000)
180#define MT_WF_TMAC(_band, ofs) (MT_WF_TMAC_BASE(_band) + (ofs))
181
182#define MT_TMAC_TCR0(_band) MT_WF_TMAC(_band, 0)
183#define MT_TMAC_TCR0_TX_BLINK GENMASK(7, 6)
184#define MT_TMAC_TCR0_TBTT_STOP_CTRL BIT(25)
185
186#define MT_TMAC_CDTR(_band) MT_WF_TMAC(_band, __OFFS(TMAC_CDTR))
187 #define MT_TMAC_ODTR(_band) MT_WF_TMAC(_band, __OFFS(TMAC_ODTR))
188#define MT_TIMEOUT_VAL_PLCP GENMASK(15, 0)
189#define MT_TIMEOUT_VAL_CCA GENMASK(31, 16)
190
191#define MT_TMAC_ATCR(_band) MT_WF_TMAC(_band, __OFFS(TMAC_ATCR))
192#define MT_TMAC_ATCR_TXV_TOUT GENMASK(7, 0)
193
194#define MT_TMAC_TRCR0(_band) MT_WF_TMAC(_band, __OFFS(TMAC_TRCR0))
195#define MT_TMAC_TRCR0_TR2T_CHK GENMASK(8, 0)
196#define MT_TMAC_TRCR0_I2T_CHK GENMASK(24, 16)
197
198#define MT_TMAC_ICR0(_band) MT_WF_TMAC(_band, __OFFS(TMAC_ICR0))
199#define MT_IFS_EIFS_OFDM GENMASK(8, 0)
200#define MT_IFS_RIFS GENMASK(14, 10)
201#define MT_IFS_SIFS GENMASK(22, 16)
202#define MT_IFS_SLOT GENMASK(30, 24)
203
204#define MT_TMAC_ICR1(_band) MT_WF_TMAC(_band, __OFFS(TMAC_ICR1))
205#define MT_IFS_EIFS_CCK GENMASK(8, 0)
206
207#define MT_TMAC_CTCR0(_band) MT_WF_TMAC(_band, __OFFS(TMAC_CTCR0))
208#define MT_TMAC_CTCR0_INS_DDLMT_REFTIME GENMASK(5, 0)
209#define MT_TMAC_CTCR0_INS_DDLMT_EN BIT(17)
210#define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN BIT(18)
211
212#define MT_TMAC_TFCR0(_band) MT_WF_TMAC(_band, __OFFS(TMAC_TFCR0))
213
214/* WF DMA TOP: band 0(0x820e7000),band 1(0x820f7000) */
215#define MT_WF_DMA_BASE(_band) ((_band) ? 0x820f7000 : 0x820e7000)
216#define MT_WF_DMA(_band, ofs) (MT_WF_DMA_BASE(_band) + (ofs))
217
218#define MT_DMA_DCR0(_band) MT_WF_DMA(_band, 0x000)
219#define MT_DMA_DCR0_MAX_RX_LEN GENMASK(15, 3)
220#define MT_DMA_DCR0_RXD_G5_EN BIT(23)
221
222/* ETBF: band 0(0x820ea000), band 1(0x820fa000) */
223#define MT_WF_ETBF_BASE(_band) ((_band) ? 0x820fa000 : 0x820ea000)
224#define MT_WF_ETBF(_band, ofs) (MT_WF_ETBF_BASE(_band) + (ofs))
225
226#define MT_ETBF_TX_NDP_BFRP(_band) MT_WF_ETBF(_band, 0x040)
227#define MT_ETBF_TX_FB_CPL GENMASK(31, 16)
228#define MT_ETBF_TX_FB_TRI GENMASK(15, 0)
229
230#define MT_ETBF_PAR_RPT0(_band) MT_WF_ETBF(_band, __OFFS(ETBF_PAR_RPT0))
231#define MT_ETBF_PAR_RPT0_FB_BW GENMASK(7, 6)
232#define MT_ETBF_PAR_RPT0_FB_NC GENMASK(5, 3)
233#define MT_ETBF_PAR_RPT0_FB_NR GENMASK(2, 0)
234
235#define MT_ETBF_TX_APP_CNT(_band) MT_WF_ETBF(_band, 0x0f0)
236#define MT_ETBF_TX_IBF_CNT GENMASK(31, 16)
237#define MT_ETBF_TX_EBF_CNT GENMASK(15, 0)
238
239#define MT_ETBF_RX_FB_CNT(_band) MT_WF_ETBF(_band, 0x0f8)
240#define MT_ETBF_RX_FB_ALL GENMASK(31, 24)
241#define MT_ETBF_RX_FB_HE GENMASK(23, 16)
242#define MT_ETBF_RX_FB_VHT GENMASK(15, 8)
243#define MT_ETBF_RX_FB_HT GENMASK(7, 0)
244
245/* LPON: band 0(0x820eb000), band 1(0x820fb000) */
246#define MT_WF_LPON_BASE(_band) ((_band) ? 0x820fb000 : 0x820eb000)
247#define MT_WF_LPON(_band, ofs) (MT_WF_LPON_BASE(_band) + (ofs))
248
249#define MT_LPON_UTTR0(_band) MT_WF_LPON(_band, __OFFS(LPON_UTTR0))
250#define MT_LPON_UTTR1(_band) MT_WF_LPON(_band, __OFFS(LPON_UTTR1))
251#define MT_LPON_FRCR(_band) MT_WF_LPON(_band, __OFFS(LPON_FRCR))
252
253#define MT_LPON_TCR(_band, n) MT_WF_LPON(_band, 0x0a8 + \
254 (((n) * 4) << 1))
255#define MT_LPON_TCR_MT7916(_band, n) MT_WF_LPON(_band, 0x0a8 + \
256 (((n) * 4) << 4))
257#define MT_LPON_TCR_SW_MODE GENMASK(1, 0)
258#define MT_LPON_TCR_SW_WRITE BIT(0)
259#define MT_LPON_TCR_SW_ADJUST BIT(1)
260#define MT_LPON_TCR_SW_READ GENMASK(1, 0)
261
262/* MIB: band 0(0x820ed000), band 1(0x820fd000) */
263/* These counters are (mostly?) clear-on-read. So, some should not
264 * be read at all in case firmware is already reading them. These
265 * are commented with 'DNR' below. The DNR stats will be read by querying
266 * the firmware API for the appropriate message. For counters the driver
267 * does read, the driver should accumulate the counters.
268 */
269#define MT_WF_MIB_BASE(_band) ((_band) ? 0x820fd000 : 0x820ed000)
270#define MT_WF_MIB(_band, ofs) (MT_WF_MIB_BASE(_band) + (ofs))
271
272#define MT_MIB_SDR0(_band) MT_WF_MIB(_band, 0x010)
273#define MT_MIB_SDR0_BERACON_TX_CNT_MASK GENMASK(15, 0)
274
275#define MT_MIB_SDR3(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR3))
276#define MT_MIB_SDR3_FCS_ERR_MASK GENMASK(15, 0)
277#define MT_MIB_SDR3_FCS_ERR_MASK_MT7916 GENMASK(31, 16)
278
279#define MT_MIB_SDR4(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR4))
280#define MT_MIB_SDR4_RX_FIFO_FULL_MASK GENMASK(15, 0)
281
282/* rx mpdu counter, full 32 bits */
283#define MT_MIB_SDR5(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR5))
284
285#define MT_MIB_SDR6(_band) MT_WF_MIB(_band, 0x020)
286#define MT_MIB_SDR6_CHANNEL_IDL_CNT_MASK GENMASK(15, 0)
287
288#define MT_MIB_SDR7(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR7))
289#define MT_MIB_SDR7_RX_VECTOR_MISMATCH_CNT_MASK GENMASK(15, 0)
290
291#define MT_MIB_SDR8(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR8))
292#define MT_MIB_SDR8_RX_DELIMITER_FAIL_CNT_MASK GENMASK(15, 0)
293
294/* aka CCA_NAV_TX_TIME */
295#define MT_MIB_SDR9_DNR(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR9))
296#define MT_MIB_SDR9_CCA_BUSY_TIME_MASK GENMASK(23, 0)
297
298#define MT_MIB_SDR10_DNR(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR10))
299#define MT_MIB_SDR10_MRDY_COUNT_MASK GENMASK(25, 0)
300#define MT_MIB_SDR10_MRDY_COUNT_MASK_MT7916 GENMASK(31, 0)
301
302#define MT_MIB_SDR11(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR11))
303#define MT_MIB_SDR11_RX_LEN_MISMATCH_CNT_MASK GENMASK(15, 0)
304
305/* tx ampdu cnt, full 32 bits */
306#define MT_MIB_SDR12(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR12))
307
308#define MT_MIB_SDR13(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR13))
309#define MT_MIB_SDR13_TX_STOP_Q_EMPTY_CNT_MASK GENMASK(15, 0)
310
311/* counts all mpdus in ampdu, regardless of success */
312#define MT_MIB_SDR14(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR14))
313#define MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK GENMASK(23, 0)
314#define MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK_MT7916 GENMASK(31, 0)
315
316/* counts all successfully tx'd mpdus in ampdu */
317#define MT_MIB_SDR15(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR15))
318#define MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK GENMASK(23, 0)
319#define MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK_MT7916 GENMASK(31, 0)
320
321/* in units of 'us' */
322#define MT_MIB_SDR16_DNR(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR16))
323#define MT_MIB_SDR16_PRIMARY_CCA_BUSY_TIME_MASK GENMASK(23, 0)
324
325#define MT_MIB_SDR17_DNR(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR17))
326#define MT_MIB_SDR17_SECONDARY_CCA_BUSY_TIME_MASK GENMASK(23, 0)
327
328#define MT_MIB_SDR18(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR18))
329#define MT_MIB_SDR18_PRIMARY_ENERGY_DETECT_TIME_MASK GENMASK(23, 0)
330
331/* units are us */
332#define MT_MIB_SDR19_DNR(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR19))
333#define MT_MIB_SDR19_CCK_MDRDY_TIME_MASK GENMASK(23, 0)
334
335#define MT_MIB_SDR20_DNR(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR20))
336#define MT_MIB_SDR20_OFDM_VHT_MDRDY_TIME_MASK GENMASK(23, 0)
337
338#define MT_MIB_SDR21_DNR(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR21))
339#define MT_MIB_SDR20_GREEN_MDRDY_TIME_MASK GENMASK(23, 0)
340
341/* rx ampdu count, 32-bit */
342#define MT_MIB_SDR22(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR22))
343
344/* rx ampdu bytes count, 32-bit */
345#define MT_MIB_SDR23(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR23))
346
347/* rx ampdu valid subframe count */
348#define MT_MIB_SDR24(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR24))
349#define MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK GENMASK(23, 0)
350#define MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK_MT7916 GENMASK(31, 0)
351
352/* rx ampdu valid subframe bytes count, 32bits */
353#define MT_MIB_SDR25(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR25))
354
355/* remaining windows protected stats */
356#define MT_MIB_SDR27(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR27))
357#define MT_MIB_SDR27_TX_RWP_FAIL_CNT_MASK GENMASK(15, 0)
358
359#define MT_MIB_SDR28(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR28))
360#define MT_MIB_SDR28_TX_RWP_NEED_CNT_MASK GENMASK(15, 0)
361
362#define MT_MIB_SDR29(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR29))
363#define MT_MIB_SDR29_RX_PFDROP_CNT_MASK GENMASK(7, 0)
364#define MT_MIB_SDR29_RX_PFDROP_CNT_MASK_MT7916 GENMASK(15, 0)
365
366#define MT_MIB_SDRVEC(_band) MT_WF_MIB(_band, __OFFS(MIB_SDRVEC))
367#define MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK GENMASK(15, 0)
368#define MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK_MT7916 GENMASK(31, 16)
369
370/* rx blockack count, 32 bits */
371#define MT_MIB_SDR31(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR31))
372
373#define MT_MIB_SDR32(_band) MT_WF_MIB(_band, __OFFS(MIB_SDR32))
374#define MT_MIB_SDR32_TX_PKT_EBF_CNT GENMASK(15, 0)
375#define MT_MIB_SDR32_TX_PKT_IBF_CNT GENMASK(31, 16)
376
377#define MT_MIB_SDR33(_band) MT_WF_MIB(_band, 0x088)
378#define MT_MIB_SDR33_TX_PKT_IBF_CNT GENMASK(15, 0)
379
380#define MT_MIB_SDRMUBF(_band) MT_WF_MIB(_band, __OFFS(MIB_SDRMUBF))
381#define MT_MIB_MU_BF_TX_CNT GENMASK(15, 0)
382
383/* 36, 37 both DNR */
384
385#define MT_MIB_DR8(_band) MT_WF_MIB(_band, __OFFS(MIB_DR8))
386#define MT_MIB_DR9(_band) MT_WF_MIB(_band, __OFFS(MIB_DR9))
387#define MT_MIB_DR11(_band) MT_WF_MIB(_band, __OFFS(MIB_DR11))
388
389#define MT_MIB_MB_SDR0(_band, n) MT_WF_MIB(_band, __OFFS(MIB_MB_SDR0) + (n))
390#define MT_MIB_RTS_RETRIES_COUNT_MASK GENMASK(31, 16)
391#define MT_MIB_RTS_COUNT_MASK GENMASK(15, 0)
392
393#define MT_MIB_MB_SDR1(_band, n) MT_WF_MIB(_band, __OFFS(MIB_MB_SDR1) + (n))
394#define MT_MIB_BA_MISS_COUNT_MASK GENMASK(15, 0)
395#define MT_MIB_ACK_FAIL_COUNT_MASK GENMASK(31, 16)
396
397#define MT_MIB_MB_SDR2(_band, n) MT_WF_MIB(_band, 0x518 + (n))
398#define MT_MIB_MB_BFTF(_band, n) MT_WF_MIB(_band, 0x510 + (n))
399
400#define MT_TX_AGG_CNT(_band, n) MT_WF_MIB(_band, __OFFS(TX_AGG_CNT) + \
401 ((n) << 2))
402#define MT_TX_AGG_CNT2(_band, n) MT_WF_MIB(_band, __OFFS(TX_AGG_CNT2) + \
403 ((n) << 2))
404#define MT_MIB_ARNG(_band, n) MT_WF_MIB(_band, __OFFS(MIB_ARNG) + \
405 ((n) << 2))
406#define MT_MIB_ARNCR_RANGE(val, n) (((val) >> ((n) << 3)) & GENMASK(7, 0))
407
408#define MT_MIB_BFCR0(_band) MT_WF_MIB(_band, 0x7b0)
409#define MT_MIB_BFCR0_RX_FB_HT GENMASK(15, 0)
410#define MT_MIB_BFCR0_RX_FB_VHT GENMASK(31, 16)
411
412#define MT_MIB_BFCR1(_band) MT_WF_MIB(_band, 0x7b4)
413#define MT_MIB_BFCR1_RX_FB_HE GENMASK(15, 0)
414
415#define MT_MIB_BFCR2(_band) MT_WF_MIB(_band, 0x7b8)
416#define MT_MIB_BFCR2_BFEE_TX_FB_TRIG GENMASK(15, 0)
417
418#define MT_MIB_BFCR7(_band) MT_WF_MIB(_band, 0x7cc)
419#define MT_MIB_BFCR7_BFEE_TX_FB_CPL GENMASK(15, 0)
420
421/* WTBLON TOP */
422#define MT_WTBLON_TOP_BASE 0x820d4000
423#define MT_WTBLON_TOP(ofs) (MT_WTBLON_TOP_BASE + (ofs))
424#define MT_WTBLON_TOP_WDUCR MT_WTBLON_TOP(__OFFS(WTBLON_TOP_WDUCR))
425#define MT_WTBLON_TOP_WDUCR_GROUP GENMASK(2, 0)
426
427#define MT_WTBL_UPDATE MT_WTBLON_TOP(__OFFS(WTBL_UPDATE))
428#define MT_WTBL_UPDATE_WLAN_IDX GENMASK(9, 0)
429#define MT_WTBL_UPDATE_ADM_COUNT_CLEAR BIT(12)
430#define MT_WTBL_UPDATE_BUSY BIT(31)
431
432/* WTBL */
433#define MT_WTBL_BASE 0x820d8000
434#define MT_WTBL_LMAC_ID GENMASK(14, 8)
435#define MT_WTBL_LMAC_DW GENMASK(7, 2)
436#define MT_WTBL_LMAC_OFFS(_id, _dw) (MT_WTBL_BASE | \
437 FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \
438 FIELD_PREP(MT_WTBL_LMAC_DW, _dw))
439
440/* AGG: band 0(0x820e2000), band 1(0x820f2000) */
441#define MT_WF_AGG_BASE(_band) ((_band) ? 0x820f2000 : 0x820e2000)
442#define MT_WF_AGG(_band, ofs) (MT_WF_AGG_BASE(_band) + (ofs))
443
444#define MT_AGG_AWSCR0(_band, _n) MT_WF_AGG(_band, (__OFFS(AGG_AWSCR0) + \
445 (_n) * 4))
446#define MT_AGG_PCR0(_band, _n) MT_WF_AGG(_band, (__OFFS(AGG_PCR0) + \
447 (_n) * 4))
448#define MT_AGG_PCR0_MM_PROT BIT(0)
449#define MT_AGG_PCR0_GF_PROT BIT(1)
450#define MT_AGG_PCR0_BW20_PROT BIT(2)
451#define MT_AGG_PCR0_BW40_PROT BIT(4)
452#define MT_AGG_PCR0_BW80_PROT BIT(6)
453#define MT_AGG_PCR0_ERP_PROT GENMASK(12, 8)
454#define MT_AGG_PCR0_VHT_PROT BIT(13)
455#define MT_AGG_PCR0_PTA_WIN_DIS BIT(15)
456
457#define MT_AGG_PCR1_RTS0_NUM_THRES GENMASK(31, 23)
458#define MT_AGG_PCR1_RTS0_LEN_THRES GENMASK(19, 0)
459
460#define MT_AGG_ACR0(_band) MT_WF_AGG(_band, __OFFS(AGG_ACR0))
461#define MT_AGG_ACR_CFEND_RATE GENMASK(13, 0)
462#define MT_AGG_ACR_BAR_RATE GENMASK(29, 16)
463
464#define MT_AGG_MRCR(_band) MT_WF_AGG(_band, __OFFS(AGG_MRCR))
465#define MT_AGG_MRCR_BAR_CNT_LIMIT GENMASK(15, 12)
466#define MT_AGG_MRCR_LAST_RTS_CTS_RN BIT(6)
467#define MT_AGG_MRCR_RTS_FAIL_LIMIT GENMASK(11, 7)
468#define MT_AGG_MRCR_TXCMD_RTS_FAIL_LIMIT GENMASK(28, 24)
469
470#define MT_AGG_ATCR1(_band) MT_WF_AGG(_band, __OFFS(AGG_ATCR1))
471#define MT_AGG_ATCR3(_band) MT_WF_AGG(_band, __OFFS(AGG_ATCR3))
472
473/* ARB: band 0(0x820e3000), band 1(0x820f3000) */
474#define MT_WF_ARB_BASE(_band) ((_band) ? 0x820f3000 : 0x820e3000)
475#define MT_WF_ARB(_band, ofs) (MT_WF_ARB_BASE(_band) + (ofs))
476
477#define MT_ARB_SCR(_band) MT_WF_ARB(_band, __OFFS(ARB_SCR))
478#define MT_ARB_SCR_TX_DISABLE BIT(8)
479#define MT_ARB_SCR_RX_DISABLE BIT(9)
480
481#define MT_ARB_DRNGR0(_band, _n) MT_WF_ARB(_band, (__OFFS(ARB_DRNGR0) + \
482 (_n) * 4))
483
484/* RMAC: band 0(0x820e5000), band 1(0x820f5000) */
485#define MT_WF_RMAC_BASE(_band) ((_band) ? 0x820f5000 : 0x820e5000)
486#define MT_WF_RMAC(_band, ofs) (MT_WF_RMAC_BASE(_band) + (ofs))
487
488#define MT_WF_RFCR(_band) MT_WF_RMAC(_band, 0x000)
489#define MT_WF_RFCR_DROP_STBC_MULTI BIT(0)
490#define MT_WF_RFCR_DROP_FCSFAIL BIT(1)
491#define MT_WF_RFCR_DROP_VERSION BIT(3)
492#define MT_WF_RFCR_DROP_PROBEREQ BIT(4)
493#define MT_WF_RFCR_DROP_MCAST BIT(5)
494#define MT_WF_RFCR_DROP_BCAST BIT(6)
495#define MT_WF_RFCR_DROP_MCAST_FILTERED BIT(7)
496#define MT_WF_RFCR_DROP_A3_MAC BIT(8)
497#define MT_WF_RFCR_DROP_A3_BSSID BIT(9)
498#define MT_WF_RFCR_DROP_A2_BSSID BIT(10)
499#define MT_WF_RFCR_DROP_OTHER_BEACON BIT(11)
500#define MT_WF_RFCR_DROP_FRAME_REPORT BIT(12)
501#define MT_WF_RFCR_DROP_CTL_RSV BIT(13)
502#define MT_WF_RFCR_DROP_CTS BIT(14)
503#define MT_WF_RFCR_DROP_RTS BIT(15)
504#define MT_WF_RFCR_DROP_DUPLICATE BIT(16)
505#define MT_WF_RFCR_DROP_OTHER_BSS BIT(17)
506#define MT_WF_RFCR_DROP_OTHER_UC BIT(18)
507#define MT_WF_RFCR_DROP_OTHER_TIM BIT(19)
508#define MT_WF_RFCR_DROP_NDPA BIT(20)
509#define MT_WF_RFCR_DROP_UNWANTED_CTL BIT(21)
510
511#define MT_WF_RFCR1(_band) MT_WF_RMAC(_band, 0x004)
512#define MT_WF_RFCR1_DROP_ACK BIT(4)
513#define MT_WF_RFCR1_DROP_BF_POLL BIT(5)
514#define MT_WF_RFCR1_DROP_BA BIT(6)
515#define MT_WF_RFCR1_DROP_CFEND BIT(7)
516#define MT_WF_RFCR1_DROP_CFACK BIT(8)
517
518#define MT_WF_RMAC_MIB_AIRTIME0(_band) MT_WF_RMAC(_band, 0x0380)
519#define MT_WF_RMAC_MIB_RXTIME_CLR BIT(31)
520
521/* WFDMA0 */
522#define MT_WFDMA0_BASE __REG(WFDMA0_ADDR)
523#define MT_WFDMA0(ofs) (MT_WFDMA0_BASE + (ofs))
524
525#define MT_WFDMA0_RST MT_WFDMA0(0x100)
526#define MT_WFDMA0_RST_LOGIC_RST BIT(4)
527#define MT_WFDMA0_RST_DMASHDL_ALL_RST BIT(5)
528
529#define MT_WFDMA0_BUSY_ENA MT_WFDMA0(0x13c)
530#define MT_WFDMA0_BUSY_ENA_TX_FIFO0 BIT(0)
531#define MT_WFDMA0_BUSY_ENA_TX_FIFO1 BIT(1)
532#define MT_WFDMA0_BUSY_ENA_RX_FIFO BIT(2)
533
534#define MT_WFDMA0_GLO_CFG MT_WFDMA0(0x208)
535#define MT_WFDMA0_GLO_CFG_TX_DMA_EN BIT(0)
536#define MT_WFDMA0_GLO_CFG_RX_DMA_EN BIT(2)
537#define MT_WFDMA0_GLO_CFG_OMIT_TX_INFO BIT(28)
538#define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO BIT(27)
539#define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2 BIT(21)
540
541#define MT_WFDMA0_RST_DTX_PTR MT_WFDMA0(0x20c)
542#define MT_WFDMA0_PRI_DLY_INT_CFG0 MT_WFDMA0(0x2f0)
543#define MT_WFDMA0_PRI_DLY_INT_CFG1 MT_WFDMA0(0x2f4)
544#define MT_WFDMA0_PRI_DLY_INT_CFG2 MT_WFDMA0(0x2f8)
545
546/* WFDMA1 */
547#define MT_WFDMA1_BASE 0xd5000
548#define MT_WFDMA1(ofs) (MT_WFDMA1_BASE + (ofs))
549
550#define MT_WFDMA1_RST MT_WFDMA1(0x100)
551#define MT_WFDMA1_RST_LOGIC_RST BIT(4)
552#define MT_WFDMA1_RST_DMASHDL_ALL_RST BIT(5)
553
554#define MT_WFDMA1_BUSY_ENA MT_WFDMA1(0x13c)
555#define MT_WFDMA1_BUSY_ENA_TX_FIFO0 BIT(0)
556#define MT_WFDMA1_BUSY_ENA_TX_FIFO1 BIT(1)
557#define MT_WFDMA1_BUSY_ENA_RX_FIFO BIT(2)
558
559#define MT_WFDMA1_GLO_CFG MT_WFDMA1(0x208)
560#define MT_WFDMA1_GLO_CFG_TX_DMA_EN BIT(0)
561#define MT_WFDMA1_GLO_CFG_RX_DMA_EN BIT(2)
562#define MT_WFDMA1_GLO_CFG_OMIT_TX_INFO BIT(28)
563#define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO BIT(27)
564#define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO_PFET2 BIT(21)
565
566#define MT_WFDMA1_RST_DTX_PTR MT_WFDMA1(0x20c)
567#define MT_WFDMA1_PRI_DLY_INT_CFG0 MT_WFDMA1(0x2f0)
568
569/* WFDMA CSR */
570#define MT_WFDMA_EXT_CSR_BASE __REG(WFDMA_EXT_CSR_ADDR)
developer66cd2092022-05-10 15:43:01 +0800571#define MT_WFDMA_EXT_CSR_PHYS_BASE 0x18027000
developerb11a5392022-03-31 00:34:47 +0800572#define MT_WFDMA_EXT_CSR(ofs) (MT_WFDMA_EXT_CSR_BASE + (ofs))
developer66cd2092022-05-10 15:43:01 +0800573#define MT_WFDMA_EXT_CSR_PHYS(ofs) (MT_WFDMA_EXT_CSR_PHYS_BASE + (ofs))
developerb11a5392022-03-31 00:34:47 +0800574
developer66cd2092022-05-10 15:43:01 +0800575#define MT_WFDMA_HOST_CONFIG MT_WFDMA_EXT_CSR_PHYS(0x30)
developerb11a5392022-03-31 00:34:47 +0800576#define MT_WFDMA_HOST_CONFIG_PDMA_BAND BIT(0)
developer66cd2092022-05-10 15:43:01 +0800577#define MT_WFDMA_HOST_CONFIG_WED BIT(1)
578
579#define MT_WFDMA_WED_RING_CONTROL MT_WFDMA_EXT_CSR_PHYS(0x34)
580#define MT_WFDMA_WED_RING_CONTROL_TX0 GENMASK(4, 0)
581#define MT_WFDMA_WED_RING_CONTROL_TX1 GENMASK(12, 8)
582#define MT_WFDMA_WED_RING_CONTROL_RX1 GENMASK(20, 16)
developerb11a5392022-03-31 00:34:47 +0800583
developer66cd2092022-05-10 15:43:01 +0800584#define MT_WFDMA_EXT_CSR_HIF_MISC MT_WFDMA_EXT_CSR_PHYS(0x44)
developerb11a5392022-03-31 00:34:47 +0800585#define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY BIT(0)
586
587#define MT_PCIE_RECOG_ID 0xd7090
588#define MT_PCIE_RECOG_ID_MASK GENMASK(30, 0)
589#define MT_PCIE_RECOG_ID_SEM BIT(31)
590
developer66cd2092022-05-10 15:43:01 +0800591#define MT_INT_WED_MASK_CSR MT_WFDMA_EXT_CSR(0x204)
592
593#define MT_WED_TX_RING_BASE MT_WFDMA_EXT_CSR(0x300)
594#define MT_WED_RX_RING_BASE MT_WFDMA_EXT_CSR(0x400)
595
developerb11a5392022-03-31 00:34:47 +0800596/* WFDMA0 PCIE1 */
597#define MT_WFDMA0_PCIE1_BASE __REG(WFDMA0_PCIE1_ADDR)
598#define MT_WFDMA0_PCIE1(ofs) (MT_WFDMA0_PCIE1_BASE + (ofs))
599
600#define MT_WFDMA0_PCIE1_BUSY_ENA MT_WFDMA0_PCIE1(0x13c)
601#define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0 BIT(0)
602#define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1 BIT(1)
603#define MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO BIT(2)
604
605/* WFDMA1 PCIE1 */
606#define MT_WFDMA1_PCIE1_BASE 0xd9000
607#define MT_WFDMA1_PCIE1(ofs) (MT_WFDMA1_PCIE1_BASE + (ofs))
608
609#define MT_WFDMA1_PCIE1_BUSY_ENA MT_WFDMA1_PCIE1(0x13c)
610#define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO0 BIT(0)
611#define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO1 BIT(1)
612#define MT_WFDMA1_PCIE1_BUSY_ENA_RX_FIFO BIT(2)
613
614/* WFDMA COMMON */
615#define __RXQ(q) ((q) + __MT_MCUQ_MAX)
616#define __TXQ(q) (__RXQ(q) + __MT_RXQ_MAX)
617
618#define MT_Q_ID(q) (dev->q_id[(q)])
619#define MT_Q_BASE(q) ((dev->wfdma_mask >> (q)) & 0x1 ? \
620 MT_WFDMA1_BASE : MT_WFDMA0_BASE)
621
622#define MT_MCUQ_ID(q) MT_Q_ID(q)
623#define MT_TXQ_ID(q) MT_Q_ID(__TXQ(q))
624#define MT_RXQ_ID(q) MT_Q_ID(__RXQ(q))
625
626#define MT_MCUQ_RING_BASE(q) (MT_Q_BASE(q) + 0x300)
627#define MT_TXQ_RING_BASE(q) (MT_Q_BASE(__TXQ(q)) + 0x300)
628#define MT_RXQ_RING_BASE(q) (MT_Q_BASE(__RXQ(q)) + 0x500)
629
630#define MT_MCUQ_EXT_CTRL(q) (MT_Q_BASE(q) + 0x600 + \
631 MT_MCUQ_ID(q)* 0x4)
632#define MT_RXQ_EXT_CTRL(q) (MT_Q_BASE(__RXQ(q)) + 0x680 + \
633 MT_RXQ_ID(q)* 0x4)
634#define MT_TXQ_EXT_CTRL(q) (MT_Q_BASE(__TXQ(q)) + 0x600 + \
635 MT_TXQ_ID(q)* 0x4)
636
637#define MT_INT_SOURCE_CSR __REG(INT_SOURCE_CSR)
638#define MT_INT_MASK_CSR __REG(INT_MASK_CSR)
639
640#define MT_INT1_SOURCE_CSR __REG(INT1_SOURCE_CSR)
641#define MT_INT1_MASK_CSR __REG(INT1_MASK_CSR)
642
643#define MT_INT_RX_DONE_BAND0 BIT(16)
644#define MT_INT_RX_DONE_BAND1 BIT(17)
645#define MT_INT_RX_DONE_WM BIT(0)
646#define MT_INT_RX_DONE_WA BIT(1)
647#define MT_INT_RX_DONE_WA_MAIN BIT(1)
648#define MT_INT_RX_DONE_WA_EXT BIT(2)
649#define MT_INT_MCU_CMD BIT(29)
650#define MT_INT_RX_DONE_BAND0_MT7916 BIT(22)
651#define MT_INT_RX_DONE_BAND1_MT7916 BIT(23)
652#define MT_INT_RX_DONE_WA_MAIN_MT7916 BIT(2)
653#define MT_INT_RX_DONE_WA_EXT_MT7916 BIT(3)
654
655#define MT_INT_RX(q) (dev->q_int_mask[__RXQ(q)])
656#define MT_INT_TX_MCU(q) (dev->q_int_mask[(q)])
657
658#define MT_INT_RX_DONE_MCU (MT_INT_RX(MT_RXQ_MCU) | \
659 MT_INT_RX(MT_RXQ_MCU_WA))
660
661#define MT_INT_BAND0_RX_DONE (MT_INT_RX(MT_RXQ_MAIN) | \
662 MT_INT_RX(MT_RXQ_MAIN_WA))
663
664#define MT_INT_BAND1_RX_DONE (MT_INT_RX(MT_RXQ_EXT) | \
665 MT_INT_RX(MT_RXQ_EXT_WA) | \
666 MT_INT_RX(MT_RXQ_MAIN_WA))
667
668#define MT_INT_RX_DONE_ALL (MT_INT_RX_DONE_MCU | \
669 MT_INT_BAND0_RX_DONE | \
670 MT_INT_BAND1_RX_DONE)
671
672#define MT_INT_TX_DONE_FWDL BIT(26)
673#define MT_INT_TX_DONE_MCU_WM BIT(27)
674#define MT_INT_TX_DONE_MCU_WA BIT(15)
675#define MT_INT_TX_DONE_BAND0 BIT(30)
676#define MT_INT_TX_DONE_BAND1 BIT(31)
677#define MT_INT_TX_DONE_MCU_WA_MT7916 BIT(25)
678
679#define MT_INT_TX_DONE_MCU (MT_INT_TX_MCU(MT_MCUQ_WA) | \
680 MT_INT_TX_MCU(MT_MCUQ_WM) | \
681 MT_INT_TX_MCU(MT_MCUQ_FWDL))
682
683#define MT_MCU_CMD __REG(INT_MCU_CMD_SOURCE)
684#define MT_MCU_CMD_STOP_DMA_FW_RELOAD BIT(1)
685#define MT_MCU_CMD_STOP_DMA BIT(2)
686#define MT_MCU_CMD_RESET_DONE BIT(3)
687#define MT_MCU_CMD_RECOVERY_DONE BIT(4)
688#define MT_MCU_CMD_NORMAL_STATE BIT(5)
689#define MT_MCU_CMD_ERROR_MASK GENMASK(5, 1)
690
691/* TOP RGU */
692#define MT_TOP_RGU_BASE 0x18000000
693#define MT_TOP_PWR_CTRL (MT_TOP_RGU_BASE + (0x0))
694#define MT_TOP_PWR_KEY (0x5746 << 16)
695#define MT_TOP_PWR_SW_RST BIT(0)
696#define MT_TOP_PWR_SW_PWR_ON GENMASK(3, 2)
697#define MT_TOP_PWR_HW_CTRL BIT(4)
698#define MT_TOP_PWR_PWR_ON BIT(7)
699
700#define MT_TOP_RGU_SYSRAM_PDN (MT_TOP_RGU_BASE + 0x050)
701#define MT_TOP_RGU_SYSRAM_SLP (MT_TOP_RGU_BASE + 0x054)
702#define MT_TOP_WFSYS_PWR (MT_TOP_RGU_BASE + 0x010)
703#define MT_TOP_PWR_EN_MASK BIT(7)
704#define MT_TOP_PWR_ACK_MASK BIT(6)
705#define MT_TOP_PWR_KEY_MASK GENMASK(31, 16)
706
707#define MT7986_TOP_WM_RESET (MT_TOP_RGU_BASE + 0x120)
708#define MT7986_TOP_WM_RESET_MASK BIT(0)
709
710/* l1/l2 remap */
711#define MT_HIF_REMAP_L1 0xf11ac
712#define MT_HIF_REMAP_L1_MT7916 0xfe260
713#define MT_HIF_REMAP_L1_MASK GENMASK(15, 0)
714#define MT_HIF_REMAP_L1_OFFSET GENMASK(15, 0)
715#define MT_HIF_REMAP_L1_BASE GENMASK(31, 16)
716#define MT_HIF_REMAP_BASE_L1 0xe0000
717
718#define MT_HIF_REMAP_L2 0xf11b0
719#define MT_HIF_REMAP_L2_MASK GENMASK(19, 0)
720#define MT_HIF_REMAP_L2_OFFSET GENMASK(11, 0)
721#define MT_HIF_REMAP_L2_BASE GENMASK(31, 12)
722#define MT_HIF_REMAP_L2_MT7916 0x1b8
723#define MT_HIF_REMAP_L2_MASK_MT7916 GENMASK(31, 16)
724#define MT_HIF_REMAP_L2_OFFSET_MT7916 GENMASK(15, 0)
725#define MT_HIF_REMAP_L2_BASE_MT7916 GENMASK(31, 16)
726#define MT_HIF_REMAP_BASE_L2_MT7916 0x40000
727
728#define MT_INFRA_BASE 0x18000000
729#define MT_WFSYS0_PHY_START 0x18400000
730#define MT_WFSYS1_PHY_START 0x18800000
731#define MT_WFSYS1_PHY_END 0x18bfffff
732#define MT_CBTOP1_PHY_START 0x70000000
733#define MT_CBTOP1_PHY_END __REG(CBTOP1_PHY_END)
734#define MT_CBTOP2_PHY_START 0xf0000000
735#define MT_CBTOP2_PHY_END 0xffffffff
736#define MT_INFRA_MCU_START 0x7c000000
737#define MT_INFRA_MCU_END __REG(INFRA_MCU_ADDR_END)
738#define MT_CONN_INFRA_OFFSET(p) ((p) - MT_INFRA_BASE)
739
740/* CONN INFRA CFG */
741#define MT_CONN_INFRA_BASE 0x18001000
742#define MT_CONN_INFRA(ofs) (MT_CONN_INFRA_BASE + (ofs))
743
744#define MT_CONN_INFRA_EFUSE MT_CONN_INFRA(0x020)
745
746#define MT_CONN_INFRA_ADIE_RESET MT_CONN_INFRA(0x030)
747#define MT_CONN_INFRA_ADIE1_RESET_MASK BIT(0)
748#define MT_CONN_INFRA_ADIE2_RESET_MASK BIT(2)
749
750#define MT_CONN_INFRA_OSC_RC_EN MT_CONN_INFRA(0x380)
751
752#define MT_CONN_INFRA_OSC_CTRL MT_CONN_INFRA(0x300)
753#define MT_CONN_INFRA_OSC_RC_EN_MASK BIT(7)
754#define MT_CONN_INFRA_OSC_STB_TIME_MASK GENMASK(23, 0)
755
756#define MT_CONN_INFRA_HW_CTRL MT_CONN_INFRA(0x200)
757#define MT_CONN_INFRA_HW_CTRL_MASK BIT(0)
758
759#define MT_CONN_INFRA_WF_SLP_PROT MT_CONN_INFRA(0x540)
760#define MT_CONN_INFRA_WF_SLP_PROT_MASK BIT(0)
761
762#define MT_CONN_INFRA_WF_SLP_PROT_RDY MT_CONN_INFRA(0x544)
763#define MT_CONN_INFRA_CONN_WF_MASK (BIT(29) | BIT(31))
764#define MT_CONN_INFRA_CONN (BIT(25) | BIT(29) | BIT(31))
765
766#define MT_CONN_INFRA_EMI_REQ MT_CONN_INFRA(0x414)
767#define MT_CONN_INFRA_EMI_REQ_MASK BIT(0)
768#define MT_CONN_INFRA_INFRA_REQ_MASK BIT(5)
769
770/* AFE */
771#define MT_AFE_CTRL_BASE(_band) (0x18003000 + ((_band) << 19))
772#define MT_AFE_CTRL(_band, ofs) (MT_AFE_CTRL_BASE(_band) + (ofs))
773
774#define MT_AFE_DIG_EN_01(_band) MT_AFE_CTRL(_band, 0x00)
775#define MT_AFE_DIG_EN_02(_band) MT_AFE_CTRL(_band, 0x04)
776#define MT_AFE_DIG_EN_03(_band) MT_AFE_CTRL(_band, 0x08)
777#define MT_AFE_DIG_TOP_01(_band) MT_AFE_CTRL(_band, 0x0c)
778
779#define MT_AFE_PLL_STB_TIME(_band) MT_AFE_CTRL(_band, 0xf4)
780#define MT_AFE_PLL_STB_TIME_MASK (GENMASK(30, 16) | GENMASK(14, 0))
781#define MT_AFE_PLL_STB_TIME_VAL (FIELD_PREP(GENMASK(30, 16), 0x4bc) | \
782 FIELD_PREP(GENMASK(14, 0), 0x7e4))
783#define MT_AFE_BPLL_CFG_MASK GENMASK(7, 6)
784#define MT_AFE_WPLL_CFG_MASK GENMASK(1, 0)
785#define MT_AFE_MCU_WPLL_CFG_MASK GENMASK(3, 2)
786#define MT_AFE_MCU_BPLL_CFG_MASK GENMASK(17, 16)
787#define MT_AFE_PLL_CFG_MASK (MT_AFE_BPLL_CFG_MASK | \
788 MT_AFE_WPLL_CFG_MASK | \
789 MT_AFE_MCU_WPLL_CFG_MASK | \
790 MT_AFE_MCU_BPLL_CFG_MASK)
791#define MT_AFE_PLL_CFG_VAL (FIELD_PREP(MT_AFE_BPLL_CFG_MASK, 0x1) | \
792 FIELD_PREP(MT_AFE_WPLL_CFG_MASK, 0x2) | \
793 FIELD_PREP(MT_AFE_MCU_WPLL_CFG_MASK, 0x1) | \
794 FIELD_PREP(MT_AFE_MCU_BPLL_CFG_MASK, 0x2))
795
796#define MT_AFE_DIG_TOP_01_MASK GENMASK(18, 15)
797#define MT_AFE_DIG_TOP_01_VAL FIELD_PREP(MT_AFE_DIG_TOP_01_MASK, 0x9)
798
799#define MT_AFE_RG_WBG_EN_RCK_MASK BIT(0)
800#define MT_AFE_RG_WBG_EN_BPLL_UP_MASK BIT(21)
801#define MT_AFE_RG_WBG_EN_WPLL_UP_MASK BIT(20)
802#define MT_AFE_RG_WBG_EN_PLL_UP_MASK (MT_AFE_RG_WBG_EN_BPLL_UP_MASK | \
803 MT_AFE_RG_WBG_EN_WPLL_UP_MASK)
804#define MT_AFE_RG_WBG_EN_TXCAL_MASK GENMASK(21, 17)
805
806#define MT_ADIE_SLP_CTRL_BASE(_band) (0x18005000 + ((_band) << 19))
807#define MT_ADIE_SLP_CTRL(_band, ofs) (MT_ADIE_SLP_CTRL_BASE(_band) + (ofs))
808
809#define MT_ADIE_SLP_CTRL_CK0(_band) MT_ADIE_SLP_CTRL(_band, 0x120)
810
811/* ADIE */
812#define MT_ADIE_CHIP_ID 0x02c
813#define MT_ADIE_CHIP_ID_MASK GENMASK(31, 16)
814#define MT_ADIE_IDX0 GENMASK(15, 0)
815#define MT_ADIE_IDX1 GENMASK(31, 16)
816
817#define MT_ADIE_RG_TOP_THADC_BG 0x034
818#define MT_ADIE_VRPI_SEL_CR_MASK GENMASK(15, 12)
819#define MT_ADIE_VRPI_SEL_EFUSE_MASK GENMASK(6, 3)
820
821#define MT_ADIE_RG_TOP_THADC 0x038
822#define MT_ADIE_PGA_GAIN_MASK GENMASK(25, 23)
823#define MT_ADIE_PGA_GAIN_EFUSE_MASK GENMASK(2, 0)
824#define MT_ADIE_LDO_CTRL_MASK GENMASK(27, 26)
825#define MT_ADIE_LDO_CTRL_EFUSE_MASK GENMASK(6, 5)
826
827#define MT_AFE_RG_ENCAL_WBTAC_IF_SW 0x070
828#define MT_ADIE_EFUSE_RDATA0 0x130
829
830#define MT_ADIE_EFUSE2_CTRL 0x148
831#define MT_ADIE_EFUSE_CTRL_MASK BIT(1)
832
833#define MT_ADIE_EFUSE_CFG 0x144
834#define MT_ADIE_EFUSE_MODE_MASK GENMASK(7, 6)
835#define MT_ADIE_EFUSE_ADDR_MASK GENMASK(25, 16)
836#define MT_ADIE_EFUSE_VALID_MASK BIT(29)
837#define MT_ADIE_EFUSE_KICK_MASK BIT(30)
838
839#define MT_ADIE_THADC_ANALOG 0x3a6
840
841#define MT_ADIE_THADC_SLOP 0x3a7
842#define MT_ADIE_ANA_EN_MASK BIT(7)
843
844#define MT_ADIE_7975_XTAL_CAL 0x3a1
845#define MT_ADIE_TRIM_MASK GENMASK(6, 0)
846#define MT_ADIE_EFUSE_TRIM_MASK GENMASK(5, 0)
847#define MT_ADIE_XO_TRIM_EN_MASK BIT(7)
848#define MT_ADIE_XTAL_DECREASE_MASK BIT(6)
849
850#define MT_ADIE_7975_XO_TRIM2 0x3a2
851#define MT_ADIE_7975_XO_TRIM3 0x3a3
852#define MT_ADIE_7975_XO_TRIM4 0x3a4
853#define MT_ADIE_7975_XTAL_EN 0x3a5
854
855#define MT_ADIE_XO_TRIM_FLOW 0x3ac
856#define MT_ADIE_XTAL_AXM_80M_OSC 0x390
857#define MT_ADIE_XTAL_AXM_40M_OSC 0x391
858#define MT_ADIE_XTAL_TRIM1_80M_OSC 0x398
859#define MT_ADIE_XTAL_TRIM1_40M_OSC 0x399
860#define MT_ADIE_WRI_CK_SEL 0x4ac
861#define MT_ADIE_RG_STRAP_PIN_IN 0x4fc
862#define MT_ADIE_XTAL_C1 0x654
863#define MT_ADIE_XTAL_C2 0x658
864#define MT_ADIE_RG_XO_01 0x65c
865#define MT_ADIE_RG_XO_03 0x664
866
867#define MT_ADIE_CLK_EN 0xa00
868
869#define MT_ADIE_7975_XTAL 0xa18
870#define MT_ADIE_7975_XTAL_EN_MASK BIT(29)
871
872#define MT_ADIE_7975_COCLK 0xa1c
873#define MT_ADIE_7975_XO_2 0xa84
874#define MT_ADIE_7975_XO_2_FIX_EN BIT(31)
875
876#define MT_ADIE_7975_XO_CTRL2 0xa94
877#define MT_ADIE_7975_XO_CTRL2_C1_MASK GENMASK(26, 20)
878#define MT_ADIE_7975_XO_CTRL2_C2_MASK GENMASK(18, 12)
879#define MT_ADIE_7975_XO_CTRL2_MASK (MT_ADIE_7975_XO_CTRL2_C1_MASK | \
880 MT_ADIE_7975_XO_CTRL2_C2_MASK)
881
882#define MT_ADIE_7975_XO_CTRL6 0xaa4
883#define MT_ADIE_7975_XO_CTRL6_MASK BIT(16)
884
885/* TOP SPI */
886#define MT_TOP_SPI_ADIE_BASE(_band) (0x18004000 + ((_band) << 19))
887#define MT_TOP_SPI_ADIE(_band, ofs) (MT_TOP_SPI_ADIE_BASE(_band) + (ofs))
888
889#define MT_TOP_SPI_BUSY_CR(_band) MT_TOP_SPI_ADIE(_band, 0)
890#define MT_TOP_SPI_POLLING_BIT BIT(5)
891
892#define MT_TOP_SPI_ADDR_CR(_band) MT_TOP_SPI_ADIE(_band, 0x50)
893#define MT_TOP_SPI_READ_ADDR_FORMAT (BIT(12) | BIT(13) | BIT(15))
894#define MT_TOP_SPI_WRITE_ADDR_FORMAT (BIT(13) | BIT(15))
895
896#define MT_TOP_SPI_WRITE_DATA_CR(_band) MT_TOP_SPI_ADIE(_band, 0x54)
897#define MT_TOP_SPI_READ_DATA_CR(_band) MT_TOP_SPI_ADIE(_band, 0x58)
898
899/* CONN INFRA CKGEN */
900#define MT_INFRA_CKGEN_BASE 0x18009000
901#define MT_INFRA_CKGEN(ofs) (MT_INFRA_CKGEN_BASE + (ofs))
902
903#define MT_INFRA_CKGEN_BUS MT_INFRA_CKGEN(0xa00)
904#define MT_INFRA_CKGEN_BUS_CLK_SEL_MASK BIT(23)
905#define MT_INFRA_CKGEN_BUS_RDY_SEL_MASK BIT(29)
906
907#define MT_INFRA_CKGEN_BUS_WPLL_DIV_1 MT_INFRA_CKGEN(0x008)
908#define MT_INFRA_CKGEN_BUS_WPLL_DIV_2 MT_INFRA_CKGEN(0x00c)
909
910#define MT_INFRA_CKGEN_RFSPI_WPLL_DIV MT_INFRA_CKGEN(0x040)
911#define MT_INFRA_CKGEN_DIV_SEL_MASK GENMASK(7, 2)
912#define MT_INFRA_CKGEN_DIV_EN_MASK BIT(0)
913
914/* CONN INFRA BUS */
915#define MT_INFRA_BUS_BASE 0x1800e000
916#define MT_INFRA_BUS(ofs) (MT_INFRA_BUS_BASE + (ofs))
917
918#define MT_INFRA_BUS_OFF_TIMEOUT MT_INFRA_BUS(0x300)
919#define MT_INFRA_BUS_TIMEOUT_LIMIT_MASK GENMASK(14, 7)
920#define MT_INFRA_BUS_TIMEOUT_EN_MASK GENMASK(3, 0)
921
922#define MT_INFRA_BUS_ON_TIMEOUT MT_INFRA_BUS(0x31c)
923#define MT_INFRA_BUS_EMI_START MT_INFRA_BUS(0x360)
924#define MT_INFRA_BUS_EMI_END MT_INFRA_BUS(0x364)
925
926/* CONN_INFRA_SKU */
927#define MT_CONNINFRA_SKU_DEC_ADDR 0x18050000
928#define MT_CONNINFRA_SKU_MASK GENMASK(15, 0)
929#define MT_ADIE_TYPE_MASK BIT(1)
930
931/* FW MODE SYNC */
932#define MT_SWDEF_MODE 0x41f23c
933#define MT_SWDEF_MODE_MT7916 0x41143c
934#define MT_SWDEF_NORMAL_MODE 0
935#define MT_SWDEF_ICAP_MODE 1
936#define MT_SWDEF_SPECTRUM_MODE 2
937
938#define MT_DIC_CMD_REG_BASE 0x41f000
939#define MT_DIC_CMD_REG(ofs) (MT_DIC_CMD_REG_BASE + (ofs))
940#define MT_DIC_CMD_REG_CMD MT_DIC_CMD_REG(0x10)
941
942#define MT_CPU_UTIL_BASE 0x41f030
943#define MT_CPU_UTIL(ofs) (MT_CPU_UTIL_BASE + (ofs))
944#define MT_CPU_UTIL_BUSY_PCT MT_CPU_UTIL(0x00)
945#define MT_CPU_UTIL_PEAK_BUSY_PCT MT_CPU_UTIL(0x04)
946#define MT_CPU_UTIL_IDLE_CNT MT_CPU_UTIL(0x08)
947#define MT_CPU_UTIL_PEAK_IDLE_CNT MT_CPU_UTIL(0x0c)
948#define MT_CPU_UTIL_CTRL MT_CPU_UTIL(0x1c)
949
950/* LED */
951#define MT_LED_TOP_BASE 0x18013000
952#define MT_LED_PHYS(_n) (MT_LED_TOP_BASE + (_n))
953
954#define MT_LED_CTRL(_n) MT_LED_PHYS(0x00 + ((_n) * 4))
955#define MT_LED_CTRL_KICK BIT(7)
956#define MT_LED_CTRL_BLINK_MODE BIT(2)
957#define MT_LED_CTRL_POLARITY BIT(1)
958
959#define MT_LED_TX_BLINK(_n) MT_LED_PHYS(0x10 + ((_n) * 4))
960#define MT_LED_TX_BLINK_ON_MASK GENMASK(7, 0)
961#define MT_LED_TX_BLINK_OFF_MASK GENMASK(15, 8)
962
963#define MT_LED_EN(_n) MT_LED_PHYS(0x40 + ((_n) * 4))
964
965#define MT_LED_GPIO_MUX2 0x70005058 /* GPIO 18 */
966#define MT_LED_GPIO_MUX3 0x7000505C /* GPIO 26 */
967#define MT_LED_GPIO_SEL_MASK GENMASK(11, 8)
968
969/* MT TOP */
970#define MT_TOP_BASE 0x18060000
971#define MT_TOP(ofs) (MT_TOP_BASE + (ofs))
972
973#define MT_TOP_LPCR_HOST_BAND(_band) MT_TOP(0x10 + ((_band) * 0x10))
974#define MT_TOP_LPCR_HOST_FW_OWN BIT(0)
975#define MT_TOP_LPCR_HOST_DRV_OWN BIT(1)
976#define MT_TOP_LPCR_HOST_FW_OWN_STAT BIT(2)
977
978#define MT_TOP_LPCR_HOST_BAND_IRQ_STAT(_band) MT_TOP(0x14 + ((_band) * 0x10))
979#define MT_TOP_LPCR_HOST_BAND_STAT BIT(0)
980
981#define MT_TOP_MISC MT_TOP(0xf0)
982#define MT_TOP_MISC_FW_STATE GENMASK(2, 0)
983
984#define MT_HW_BOUND 0x70010020
985#define MT_HW_REV 0x70010204
986#define MT_WF_SUBSYS_RST 0x70002600
987
988#define MT_TOP_WFSYS_WAKEUP MT_TOP(0x1a4)
989#define MT_TOP_WFSYS_WAKEUP_MASK BIT(0)
990
991#define MT_TOP_MCU_EMI_BASE MT_TOP(0x1c4)
992#define MT_TOP_MCU_EMI_BASE_MASK GENMASK(19, 0)
993
994#define MT_TOP_CONN_INFRA_WAKEUP MT_TOP(0x1a0)
995#define MT_TOP_CONN_INFRA_WAKEUP_MASK BIT(0)
996
997#define MT_TOP_WFSYS_RESET_STATUS MT_TOP(0x2cc)
998#define MT_TOP_WFSYS_RESET_STATUS_MASK BIT(30)
999
1000/* SEMA */
1001#define MT_SEMA_BASE 0x18070000
1002#define MT_SEMA(ofs) (MT_SEMA_BASE + (ofs))
1003
1004#define MT_SEMA_RFSPI_STATUS (MT_SEMA(0x2000) + (11 * 4))
1005#define MT_SEMA_RFSPI_RELEASE (MT_SEMA(0x2200) + (11 * 4))
1006#define MT_SEMA_RFSPI_STATUS_MASK BIT(1)
1007
1008/* MCU BUS */
1009#define MT_MCU_BUS_BASE 0x18400000
1010#define MT_MCU_BUS(ofs) (MT_MCU_BUS_BASE + (ofs))
1011
1012#define MT_MCU_BUS_TIMEOUT MT_MCU_BUS(0xf0440)
1013#define MT_MCU_BUS_TIMEOUT_SET_MASK GENMASK(7, 0)
1014#define MT_MCU_BUS_TIMEOUT_CG_EN_MASK BIT(28)
1015#define MT_MCU_BUS_TIMEOUT_EN_MASK BIT(31)
1016
1017#define MT_MCU_BUS_REMAP MT_MCU_BUS(0x120)
1018
1019/* TOP CFG */
1020#define MT_TOP_CFG_BASE 0x184b0000
1021#define MT_TOP_CFG(ofs) (MT_TOP_CFG_BASE + (ofs))
1022
1023#define MT_TOP_CFG_IP_VERSION_ADDR MT_TOP_CFG(0x010)
1024
1025/* TOP CFG ON */
1026#define MT_TOP_CFG_ON_BASE 0x184c1000
1027#define MT_TOP_CFG_ON(ofs) (MT_TOP_CFG_ON_BASE + (ofs))
1028
1029#define MT_TOP_CFG_ON_ROM_IDX MT_TOP_CFG_ON(0x604)
1030
1031/* SLP CTRL */
1032#define MT_SLP_BASE 0x184c3000
1033#define MT_SLP(ofs) (MT_SLP_BASE + (ofs))
1034
1035#define MT_SLP_STATUS MT_SLP(0x00c)
1036#define MT_SLP_WFDMA2CONN_MASK (BIT(21) | BIT(23))
1037#define MT_SLP_CTRL_EN_MASK BIT(0)
1038#define MT_SLP_CTRL_BSY_MASK BIT(1)
1039
1040/* MCU BUS DBG */
1041#define MT_MCU_BUS_DBG_BASE 0x18500000
1042#define MT_MCU_BUS_DBG(ofs) (MT_MCU_BUS_DBG_BASE + (ofs))
1043
1044#define MT_MCU_BUS_DBG_TIMEOUT MT_MCU_BUS_DBG(0x0)
1045#define MT_MCU_BUS_DBG_TIMEOUT_SET_MASK GENMASK(31, 16)
1046#define MT_MCU_BUS_DBG_TIMEOUT_CK_EN_MASK BIT(3)
1047#define MT_MCU_BUS_DBG_TIMEOUT_EN_MASK BIT(2)
1048
1049/* PCIE MAC */
1050#define MT_PCIE_MAC_BASE 0x74030000
1051#define MT_PCIE_MAC(ofs) (MT_PCIE_MAC_BASE + (ofs))
1052#define MT_PCIE_MAC_INT_ENABLE MT_PCIE_MAC(0x188)
1053
1054#define MT_PCIE1_MAC_INT_ENABLE 0x74020188
1055#define MT_PCIE1_MAC_INT_ENABLE_MT7916 0x74090188
1056
1057/* PP TOP */
1058#define MT_WF_PP_TOP_BASE 0x820cc000
1059#define MT_WF_PP_TOP(ofs) (MT_WF_PP_TOP_BASE + (ofs))
1060
1061#define MT_WF_PP_TOP_RXQ_WFDMA_CF_5 MT_WF_PP_TOP(0x0e8)
1062#define MT_WF_PP_TOP_RXQ_QID6_WFDMA_HIF_SEL_MASK BIT(6)
1063
1064#define MT_WF_IRPI_BASE 0x83000000
1065#define MT_WF_IRPI(ofs) (MT_WF_IRPI_BASE + (ofs))
1066
1067#define MT_WF_IRPI_NSS(phy, nss) MT_WF_IRPI(0x6000 + ((phy) << 20) + ((nss) << 16))
1068#define MT_WF_IRPI_NSS_MT7916(phy, nss) MT_WF_IRPI(0x1000 + ((phy) << 20) + ((nss) << 16))
1069
1070/* PHY */
1071#define MT_WF_PHY_BASE 0x83080000
1072#define MT_WF_PHY(ofs) (MT_WF_PHY_BASE + (ofs))
1073
1074#define MT_WF_PHY_RX_CTRL1(_phy) MT_WF_PHY(0x2004 + ((_phy) << 16))
1075#define MT_WF_PHY_RX_CTRL1_MT7916(_phy) MT_WF_PHY(0x2004 + ((_phy) << 20))
1076#define MT_WF_PHY_RX_CTRL1_IPI_EN GENMASK(2, 0)
1077#define MT_WF_PHY_RX_CTRL1_STSCNT_EN GENMASK(11, 9)
1078
1079#define MT_WF_PHY_RXTD12(_phy) MT_WF_PHY(0x8230 + ((_phy) << 16))
1080#define MT_WF_PHY_RXTD12_MT7916(_phy) MT_WF_PHY(0x8230 + ((_phy) << 20))
1081#define MT_WF_PHY_RXTD12_IRPI_SW_CLR_ONLY BIT(18)
1082#define MT_WF_PHY_RXTD12_IRPI_SW_CLR BIT(29)
1083
1084#define MT_MCU_WM_CIRQ_BASE 0x89010000
1085#define MT_MCU_WM_CIRQ(ofs) (MT_MCU_WM_CIRQ_BASE + (ofs))
1086#define MT_MCU_WM_CIRQ_IRQ_MASK_CLR_ADDR MT_MCU_WM_CIRQ(0x80)
1087#define MT_MCU_WM_CIRQ_IRQ_SOFT_ADDR MT_MCU_WM_CIRQ(0xc0)
1088
1089#endif