blob: 43dc27c5eb302732ded283f853ee818dd32a5506 [file] [log] [blame]
developerb11a5392022-03-31 00:34:47 +08001/* SPDX-License-Identifier: ISC */
2/* Copyright (C) 2020 MediaTek Inc. */
3
4#ifndef __MT7915_H
5#define __MT7915_H
6
7#include <linux/interrupt.h>
8#include <linux/ktime.h>
9#include "../mt76_connac.h"
10#include "regs.h"
11
12#define MT7915_MAX_INTERFACES 19
13#define MT7915_MAX_WMM_SETS 4
14#define MT7915_WTBL_SIZE 288
15#define MT7916_WTBL_SIZE 544
16#define MT7915_WTBL_RESERVED (mt7915_wtbl_size(dev) - 1)
17#define MT7915_WTBL_STA (MT7915_WTBL_RESERVED - \
18 MT7915_MAX_INTERFACES)
19
20#define MT7915_WATCHDOG_TIME (HZ / 10)
21#define MT7915_RESET_TIMEOUT (30 * HZ)
22
23#define MT7915_TX_RING_SIZE 2048
24#define MT7915_TX_MCU_RING_SIZE 256
25#define MT7915_TX_FWDL_RING_SIZE 128
26
27#define MT7915_RX_RING_SIZE 1536
28#define MT7915_RX_MCU_RING_SIZE 512
29
30#define MT7915_FIRMWARE_WA "mediatek/mt7915_wa.bin"
31#define MT7915_FIRMWARE_WM "mediatek/mt7915_wm.bin"
32#define MT7915_ROM_PATCH "mediatek/mt7915_rom_patch.bin"
33
34#define MT7916_FIRMWARE_WA "mediatek/mt7916_wa.bin"
35#define MT7916_FIRMWARE_WM "mediatek/mt7916_wm.bin"
36#define MT7916_ROM_PATCH "mediatek/mt7916_rom_patch.bin"
37
38#define MT7986_FIRMWARE_WA "mediatek/mt7986_wa.bin"
39#define MT7986_FIRMWARE_WM "mediatek/mt7986_wm.bin"
40#define MT7986_FIRMWARE_WM_MT7975 "mediatek/mt7986_wm_mt7975.bin"
41#define MT7986_ROM_PATCH "mediatek/mt7986_rom_patch.bin"
42#define MT7986_ROM_PATCH_MT7975 "mediatek/mt7986_rom_patch_mt7975.bin"
43
44#define MT7915_EEPROM_DEFAULT "mediatek/mt7915_eeprom.bin"
45#define MT7915_EEPROM_DEFAULT_DBDC "mediatek/mt7915_eeprom_dbdc.bin"
46#define MT7916_EEPROM_DEFAULT "mediatek/mt7916_eeprom.bin"
47#define MT7986_EEPROM_MT7975_DEFAULT "mediatek/mt7986_eeprom_mt7975.bin"
48#define MT7986_EEPROM_MT7975_DUAL_DEFAULT "mediatek/mt7986_eeprom_mt7975_dual.bin"
49#define MT7986_EEPROM_MT7976_DEFAULT "mediatek/mt7986_eeprom_mt7976.bin"
50#define MT7986_EEPROM_MT7976_DEFAULT_DBDC "mediatek/mt7986_eeprom_mt7976_dbdc.bin"
51#define MT7986_EEPROM_MT7976_DUAL_DEFAULT "mediatek/mt7986_eeprom_mt7976_dual.bin"
52
53#define MT7915_EEPROM_SIZE 3584
54#define MT7916_EEPROM_SIZE 4096
55
56#define MT7915_EEPROM_BLOCK_SIZE 16
57#define MT7915_TOKEN_SIZE 8192
58
59#define MT7915_CFEND_RATE_DEFAULT 0x49 /* OFDM 24M */
60#define MT7915_CFEND_RATE_11B 0x03 /* 11B LP, 11M */
61
62#define MT7915_THERMAL_THROTTLE_MAX 100
63#define MT7915_CDEV_THROTTLE_MAX 99
64
65#define MT7915_SKU_RATE_NUM 161
66
67#define MT7915_MAX_TWT_AGRT 16
68#define MT7915_MAX_STA_TWT_AGRT 8
69#define MT7915_MAX_QUEUE (__MT_RXQ_MAX + __MT_MCUQ_MAX + 2)
70
71struct mt7915_vif;
72struct mt7915_sta;
73struct mt7915_dfs_pulse;
74struct mt7915_dfs_pattern;
75
76enum mt7915_txq_id {
77 MT7915_TXQ_FWDL = 16,
78 MT7915_TXQ_MCU_WM,
79 MT7915_TXQ_BAND0,
80 MT7915_TXQ_BAND1,
81 MT7915_TXQ_MCU_WA,
82};
83
84enum mt7915_rxq_id {
85 MT7915_RXQ_BAND0 = 0,
86 MT7915_RXQ_BAND1,
87 MT7915_RXQ_MCU_WM = 0,
88 MT7915_RXQ_MCU_WA,
89 MT7915_RXQ_MCU_WA_EXT,
90};
91
92enum mt7916_rxq_id {
93 MT7916_RXQ_MCU_WM = 0,
94 MT7916_RXQ_MCU_WA,
95 MT7916_RXQ_MCU_WA_MAIN,
96 MT7916_RXQ_MCU_WA_EXT,
97 MT7916_RXQ_BAND0,
98 MT7916_RXQ_BAND1,
99};
100
101struct mt7915_twt_flow {
102 struct list_head list;
103 u64 start_tsf;
104 u64 tsf;
105 u32 duration;
106 u16 wcid;
107 __le16 mantissa;
108 u8 exp;
109 u8 table_id;
110 u8 id;
111 u8 protection:1;
112 u8 flowtype:1;
113 u8 trigger:1;
114 u8 sched:1;
115};
116
117struct mt7915_sta {
118 struct mt76_wcid wcid; /* must be first */
119
120 struct mt7915_vif *vif;
121
122 struct list_head poll_list;
123 struct list_head rc_list;
124 u32 airtime_ac[8];
125
126 unsigned long changed;
127 unsigned long jiffies;
128 unsigned long ampdu_state;
129
130 struct mt76_sta_stats stats;
131
132 struct mt76_connac_sta_key_conf bip;
133
134 struct {
135 u8 flowid_mask;
136 struct mt7915_twt_flow flow[MT7915_MAX_STA_TWT_AGRT];
137 } twt;
138};
139
140struct mt7915_vif_cap {
141 bool ht_ldpc:1;
142 bool vht_ldpc:1;
143 bool he_ldpc:1;
144 bool vht_su_ebfer:1;
145 bool vht_su_ebfee:1;
146 bool vht_mu_ebfer:1;
147 bool vht_mu_ebfee:1;
148 bool he_su_ebfer:1;
149 bool he_su_ebfee:1;
150 bool he_mu_ebfer:1;
151};
152
153struct mt7915_vif {
154 struct mt76_vif mt76; /* must be first */
155
156 struct mt7915_vif_cap cap;
157 struct mt7915_sta sta;
158 struct mt7915_phy *phy;
159
160 struct ieee80211_tx_queue_params queue_params[IEEE80211_NUM_ACS];
161 struct cfg80211_bitrate_mask bitrate_mask;
162};
163
164/* per-phy stats. */
165struct mib_stats {
166 u32 ack_fail_cnt;
167 u32 fcs_err_cnt;
168 u32 rts_cnt;
169 u32 rts_retries_cnt;
170 u32 ba_miss_cnt;
171 u32 tx_bf_cnt;
172 u32 tx_mu_mpdu_cnt;
173 u32 tx_mu_acked_mpdu_cnt;
174 u32 tx_su_acked_mpdu_cnt;
175 u32 tx_bf_ibf_ppdu_cnt;
176 u32 tx_bf_ebf_ppdu_cnt;
177
178 u32 tx_bf_rx_fb_all_cnt;
179 u32 tx_bf_rx_fb_he_cnt;
180 u32 tx_bf_rx_fb_vht_cnt;
181 u32 tx_bf_rx_fb_ht_cnt;
182
183 u32 tx_bf_rx_fb_bw; /* value of last sample, not cumulative */
184 u32 tx_bf_rx_fb_nc_cnt;
185 u32 tx_bf_rx_fb_nr_cnt;
186 u32 tx_bf_fb_cpl_cnt;
187 u32 tx_bf_fb_trig_cnt;
188
189 u32 tx_ampdu_cnt;
190 u32 tx_stop_q_empty_cnt;
191 u32 tx_mpdu_attempts_cnt;
192 u32 tx_mpdu_success_cnt;
193 u32 tx_pkt_ebf_cnt;
194 u32 tx_pkt_ibf_cnt;
195
196 u32 tx_rwp_fail_cnt;
197 u32 tx_rwp_need_cnt;
198
199 /* rx stats */
200 u32 rx_fifo_full_cnt;
201 u32 channel_idle_cnt;
202 u32 rx_vector_mismatch_cnt;
203 u32 rx_delimiter_fail_cnt;
204 u32 rx_len_mismatch_cnt;
205 u32 rx_mpdu_cnt;
206 u32 rx_ampdu_cnt;
207 u32 rx_ampdu_bytes_cnt;
208 u32 rx_ampdu_valid_subframe_cnt;
209 u32 rx_ampdu_valid_subframe_bytes_cnt;
210 u32 rx_pfdrop_cnt;
211 u32 rx_vec_queue_overflow_drop_cnt;
212 u32 rx_ba_cnt;
213
214 u32 tx_amsdu[8];
215 u32 tx_amsdu_cnt;
216};
217
218struct mt7915_hif {
219 struct list_head list;
220
221 struct device *dev;
222 void __iomem *regs;
223 int irq;
224};
225
226struct mt7915_phy {
227 struct mt76_phy *mt76;
228 struct mt7915_dev *dev;
229
230 struct ieee80211_sband_iftype_data iftype[NUM_NL80211_BANDS][NUM_NL80211_IFTYPES];
231
232 struct ieee80211_vif *monitor_vif;
233
234 struct thermal_cooling_device *cdev;
235 u8 cdev_state;
236 u8 throttle_state;
237 u32 throttle_temp[2]; /* 0: critical high, 1: maximum */
238
239 u32 rxfilter;
240 u64 omac_mask;
241 u8 band_idx;
242
243 u16 noise;
244
245 s16 coverage_class;
246 u8 slottime;
247
248 u8 rdd_state;
249
250 u32 rx_ampdu_ts;
251 u32 ampdu_ref;
252
253 struct mib_stats mib;
254 struct mt76_channel_state state_ts;
255
256#ifdef CONFIG_NL80211_TESTMODE
257 struct {
258 u32 *reg_backup;
259
260 s32 last_freq_offset;
261 u8 last_rcpi[4];
262 s8 last_ib_rssi[4];
263 s8 last_wb_rssi[4];
264 u8 last_snr;
265
266 u8 spe_idx;
267 } test;
268#endif
269};
270
271struct mt7915_dev {
272 union { /* must be first */
273 struct mt76_dev mt76;
274 struct mt76_phy mphy;
275 };
276
277 struct mt7915_hif *hif2;
278 struct mt7915_reg_desc reg;
279 u8 q_id[MT7915_MAX_QUEUE];
280 u32 q_int_mask[MT7915_MAX_QUEUE];
281 u32 wfdma_mask;
282
283 const struct mt76_bus_ops *bus_ops;
284 struct tasklet_struct irq_tasklet;
285 struct mt7915_phy phy;
286
287 /* monitor rx chain configured channel */
288 struct cfg80211_chan_def rdd2_chandef;
289 struct mt7915_phy *rdd2_phy;
290
291 u16 chainmask;
292 u16 chainshift;
293 u32 hif_idx;
294
295 struct work_struct init_work;
296 struct work_struct rc_work;
297 struct work_struct reset_work;
298 wait_queue_head_t reset_wait;
299 u32 reset_state;
300
301 struct list_head sta_rc_list;
302 struct list_head sta_poll_list;
303 struct list_head twt_list;
304 spinlock_t sta_poll_lock;
305
306 u32 hw_pattern;
307
308 bool dbdc_support;
309 bool flash_mode;
310 bool muru_debug;
311 bool ibf;
312 u8 fw_debug_wm;
313 u8 fw_debug_wa;
314 u8 fw_debug_bin;
315
316 struct dentry *debugfs_dir;
317 struct rchan *relay_fwlog;
318
319 void *cal;
320
321 struct {
322 u8 table_mask;
323 u8 n_agrt;
324 } twt;
325
326 struct reset_control *rstc;
327 void __iomem *dcm;
328 void __iomem *sku;
329};
330
331enum {
332 WFDMA0 = 0x0,
333 WFDMA1,
334 WFDMA_EXT,
335 __MT_WFDMA_MAX,
336};
337
338enum {
339 MT_CTX0,
340 MT_HIF0 = 0x0,
341
342 MT_LMAC_AC00 = 0x0,
343 MT_LMAC_AC01,
344 MT_LMAC_AC02,
345 MT_LMAC_AC03,
346 MT_LMAC_ALTX0 = 0x10,
347 MT_LMAC_BMC0,
348 MT_LMAC_BCN0,
349 MT_LMAC_PSMP0,
350};
351
352enum {
353 MT_RX_SEL0,
354 MT_RX_SEL1,
355 MT_RX_SEL2, /* monitor chain */
356};
357
358enum mt7915_rdd_cmd {
359 RDD_STOP,
360 RDD_START,
361 RDD_DET_MODE,
362 RDD_RADAR_EMULATE,
363 RDD_START_TXQ = 20,
364 RDD_CAC_START = 50,
365 RDD_CAC_END,
366 RDD_NORMAL_START,
367 RDD_DISABLE_DFS_CAL,
368 RDD_PULSE_DBG,
369 RDD_READ_PULSE,
370 RDD_RESUME_BF,
371 RDD_IRQ_OFF,
372};
373
374static inline struct mt7915_phy *
375mt7915_hw_phy(struct ieee80211_hw *hw)
376{
377 struct mt76_phy *phy = hw->priv;
378
379 return phy->priv;
380}
381
382static inline struct mt7915_dev *
383mt7915_hw_dev(struct ieee80211_hw *hw)
384{
385 struct mt76_phy *phy = hw->priv;
386
387 return container_of(phy->dev, struct mt7915_dev, mt76);
388}
389
390static inline struct mt7915_phy *
391mt7915_ext_phy(struct mt7915_dev *dev)
392{
393 struct mt76_phy *phy = dev->mt76.phy2;
394
395 if (!phy)
396 return NULL;
397
398 return phy->priv;
399}
400
401static inline u32 mt7915_check_adie(struct mt7915_dev *dev, bool sku)
402{
403 u32 mask = sku ? MT_CONNINFRA_SKU_MASK : MT_ADIE_TYPE_MASK;
404
405 if (!is_mt7986(&dev->mt76))
406 return 0;
407
408 return mt76_rr(dev, MT_CONNINFRA_SKU_DEC_ADDR) & mask;
409}
410
411extern const struct ieee80211_ops mt7915_ops;
412extern const struct mt76_testmode_ops mt7915_testmode_ops;
413extern struct pci_driver mt7915_pci_driver;
414extern struct pci_driver mt7915_hif_driver;
415extern struct platform_driver mt7986_wmac_driver;
416
417#ifdef CONFIG_MT7986_WMAC
418int mt7986_wmac_enable(struct mt7915_dev *dev);
419void mt7986_wmac_disable(struct mt7915_dev *dev);
420#else
421static inline int mt7986_wmac_enable(struct mt7915_dev *dev)
422{
423 return 0;
424}
425
426static inline void mt7986_wmac_disable(struct mt7915_dev *dev)
427{
428}
429#endif
430struct mt7915_dev *mt7915_mmio_probe(struct device *pdev,
431 void __iomem *mem_base, u32 device_id);
432void mt7915_wfsys_reset(struct mt7915_dev *dev);
433irqreturn_t mt7915_irq_handler(int irq, void *dev_instance);
434u64 __mt7915_get_tsf(struct ieee80211_hw *hw, struct mt7915_vif *mvif);
developer66cd2092022-05-10 15:43:01 +0800435u32 mt7915_wed_init_buf(void *ptr, dma_addr_t phys, int token_id);
436
developerb11a5392022-03-31 00:34:47 +0800437int mt7915_register_device(struct mt7915_dev *dev);
438void mt7915_unregister_device(struct mt7915_dev *dev);
439int mt7915_eeprom_init(struct mt7915_dev *dev);
440void mt7915_eeprom_parse_hw_cap(struct mt7915_dev *dev,
441 struct mt7915_phy *phy);
442int mt7915_eeprom_get_target_power(struct mt7915_dev *dev,
443 struct ieee80211_channel *chan,
444 u8 chain_idx);
445s8 mt7915_eeprom_get_power_delta(struct mt7915_dev *dev, int band);
446int mt7915_dma_init(struct mt7915_dev *dev, struct mt7915_phy *phy2);
447void mt7915_dma_prefetch(struct mt7915_dev *dev);
448void mt7915_dma_cleanup(struct mt7915_dev *dev);
449int mt7915_mcu_init(struct mt7915_dev *dev);
450int mt7915_mcu_twt_agrt_update(struct mt7915_dev *dev,
451 struct mt7915_vif *mvif,
452 struct mt7915_twt_flow *flow,
453 int cmd);
454int mt7915_mcu_add_dev_info(struct mt7915_phy *phy,
455 struct ieee80211_vif *vif, bool enable);
456int mt7915_mcu_add_bss_info(struct mt7915_phy *phy,
457 struct ieee80211_vif *vif, int enable);
458int mt7915_mcu_add_sta(struct mt7915_dev *dev, struct ieee80211_vif *vif,
459 struct ieee80211_sta *sta, bool enable);
460int mt7915_mcu_add_tx_ba(struct mt7915_dev *dev,
461 struct ieee80211_ampdu_params *params,
462 bool add);
463int mt7915_mcu_add_rx_ba(struct mt7915_dev *dev,
464 struct ieee80211_ampdu_params *params,
465 bool add);
466int mt7915_mcu_update_bss_color(struct mt7915_dev *dev, struct ieee80211_vif *vif,
467 struct cfg80211_he_bss_color *he_bss_color);
468int mt7915_mcu_add_beacon(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
469 int enable);
470int mt7915_mcu_add_obss_spr(struct mt7915_dev *dev, struct ieee80211_vif *vif,
471 bool enable);
472int mt7915_mcu_add_rate_ctrl(struct mt7915_dev *dev, struct ieee80211_vif *vif,
473 struct ieee80211_sta *sta, bool changed);
474int mt7915_mcu_add_smps(struct mt7915_dev *dev, struct ieee80211_vif *vif,
475 struct ieee80211_sta *sta);
476int mt7915_set_channel(struct mt7915_phy *phy);
477int mt7915_mcu_set_chan_info(struct mt7915_phy *phy, int cmd);
478int mt7915_mcu_set_tx(struct mt7915_dev *dev, struct ieee80211_vif *vif);
479int mt7915_mcu_update_edca(struct mt7915_dev *dev, void *req);
480int mt7915_mcu_set_fixed_rate_ctrl(struct mt7915_dev *dev,
481 struct ieee80211_vif *vif,
482 struct ieee80211_sta *sta,
483 void *data, u32 field);
484int mt7915_mcu_set_eeprom(struct mt7915_dev *dev);
485int mt7915_mcu_get_eeprom(struct mt7915_dev *dev, u32 offset);
486int mt7915_mcu_get_eeprom_free_block(struct mt7915_dev *dev, u8 *block_num);
487int mt7915_mcu_set_mac(struct mt7915_dev *dev, int band, bool enable,
488 bool hdr_trans);
489int mt7915_mcu_set_test_param(struct mt7915_dev *dev, u8 param, bool test_mode,
490 u8 en);
developerb11a5392022-03-31 00:34:47 +0800491int mt7915_mcu_set_ser(struct mt7915_dev *dev, u8 action, u8 set, u8 band);
492int mt7915_mcu_set_sku_en(struct mt7915_phy *phy, bool enable);
493int mt7915_mcu_set_txpower_sku(struct mt7915_phy *phy);
494int mt7915_mcu_get_txpower_sku(struct mt7915_phy *phy, s8 *txpower, int len);
495int mt7915_mcu_set_txbf(struct mt7915_dev *dev, u8 action);
496int mt7915_mcu_set_fcc5_lpn(struct mt7915_dev *dev, int val);
497int mt7915_mcu_set_pulse_th(struct mt7915_dev *dev,
498 const struct mt7915_dfs_pulse *pulse);
499int mt7915_mcu_set_radar_th(struct mt7915_dev *dev, int index,
500 const struct mt7915_dfs_pattern *pattern);
501int mt7915_mcu_set_muru_ctrl(struct mt7915_dev *dev, u32 cmd, u32 val);
502int mt7915_mcu_apply_group_cal(struct mt7915_dev *dev);
503int mt7915_mcu_apply_tx_dpd(struct mt7915_phy *phy);
504int mt7915_mcu_get_chan_mib_info(struct mt7915_phy *phy, bool chan_switch);
505int mt7915_mcu_get_temperature(struct mt7915_phy *phy);
506int mt7915_mcu_set_thermal_throttling(struct mt7915_phy *phy, u8 state);
507int mt7915_mcu_get_rx_rate(struct mt7915_phy *phy, struct ieee80211_vif *vif,
508 struct ieee80211_sta *sta, struct rate_info *rate);
509int mt7915_mcu_rdd_background_enable(struct mt7915_phy *phy,
510 struct cfg80211_chan_def *chandef);
developer66cd2092022-05-10 15:43:01 +0800511int mt7915_mcu_rf_regval(struct mt7915_dev *dev, u32 regidx, u32 *val, bool set);
developerb11a5392022-03-31 00:34:47 +0800512int mt7915_mcu_wa_cmd(struct mt7915_dev *dev, int cmd, u32 a1, u32 a2, u32 a3);
513int mt7915_mcu_fw_log_2_host(struct mt7915_dev *dev, u8 type, u8 ctrl);
514int mt7915_mcu_fw_dbg_ctrl(struct mt7915_dev *dev, u32 module, u8 level);
515void mt7915_mcu_rx_event(struct mt7915_dev *dev, struct sk_buff *skb);
516void mt7915_mcu_exit(struct mt7915_dev *dev);
517
518static inline u16 mt7915_wtbl_size(struct mt7915_dev *dev)
519{
520 return is_mt7915(&dev->mt76) ? MT7915_WTBL_SIZE : MT7916_WTBL_SIZE;
521}
522
523static inline u16 mt7915_eeprom_size(struct mt7915_dev *dev)
524{
525 return is_mt7915(&dev->mt76) ? MT7915_EEPROM_SIZE : MT7916_EEPROM_SIZE;
526}
527
528void mt7915_dual_hif_set_irq_mask(struct mt7915_dev *dev, bool write_reg,
529 u32 clear, u32 set);
530
531static inline void mt7915_irq_enable(struct mt7915_dev *dev, u32 mask)
532{
533 if (dev->hif2)
534 mt7915_dual_hif_set_irq_mask(dev, false, 0, mask);
535 else
536 mt76_set_irq_mask(&dev->mt76, 0, 0, mask);
537
538 tasklet_schedule(&dev->irq_tasklet);
539}
540
541static inline void mt7915_irq_disable(struct mt7915_dev *dev, u32 mask)
542{
543 if (dev->hif2)
544 mt7915_dual_hif_set_irq_mask(dev, true, mask, 0);
545 else
546 mt76_set_irq_mask(&dev->mt76, MT_INT_MASK_CSR, mask, 0);
547}
548
549u32 mt7915_mac_wtbl_lmac_addr(struct mt7915_dev *dev, u16 wcid, u8 dw);
550bool mt7915_mac_wtbl_update(struct mt7915_dev *dev, int idx, u32 mask);
551void mt7915_mac_reset_counters(struct mt7915_phy *phy);
552void mt7915_mac_cca_stats_reset(struct mt7915_phy *phy);
553void mt7915_mac_enable_nf(struct mt7915_dev *dev, bool ext_phy);
554void mt7915_mac_write_txwi(struct mt7915_dev *dev, __le32 *txwi,
555 struct sk_buff *skb, struct mt76_wcid *wcid, int pid,
556 struct ieee80211_key_conf *key, bool beacon);
557void mt7915_mac_set_timing(struct mt7915_phy *phy);
558int mt7915_mac_sta_add(struct mt76_dev *mdev, struct ieee80211_vif *vif,
559 struct ieee80211_sta *sta);
560void mt7915_mac_sta_remove(struct mt76_dev *mdev, struct ieee80211_vif *vif,
561 struct ieee80211_sta *sta);
562void mt7915_mac_work(struct work_struct *work);
563void mt7915_mac_reset_work(struct work_struct *work);
564void mt7915_mac_sta_rc_work(struct work_struct *work);
565void mt7915_mac_update_stats(struct mt7915_phy *phy);
566void mt7915_mac_twt_teardown_flow(struct mt7915_dev *dev,
567 struct mt7915_sta *msta,
568 u8 flowid);
569void mt7915_mac_add_twt_setup(struct ieee80211_hw *hw,
570 struct ieee80211_sta *sta,
571 struct ieee80211_twt_setup *twt);
572int mt7915_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
573 enum mt76_txq_id qid, struct mt76_wcid *wcid,
574 struct ieee80211_sta *sta,
575 struct mt76_tx_info *tx_info);
576void mt7915_tx_complete_skb(struct mt76_dev *mdev, struct mt76_queue_entry *e);
577void mt7915_tx_token_put(struct mt7915_dev *dev);
578void mt7915_queue_rx_skb(struct mt76_dev *mdev, enum mt76_rxq_id q,
579 struct sk_buff *skb);
580bool mt7915_rx_check(struct mt76_dev *mdev, void *data, int len);
581void mt7915_sta_ps(struct mt76_dev *mdev, struct ieee80211_sta *sta, bool ps);
582void mt7915_stats_work(struct work_struct *work);
583int mt76_dfs_start_rdd(struct mt7915_dev *dev, bool force);
584int mt7915_dfs_init_radar_detector(struct mt7915_phy *phy);
585void mt7915_set_stream_he_caps(struct mt7915_phy *phy);
586void mt7915_set_stream_vht_txbf_caps(struct mt7915_phy *phy);
587void mt7915_update_channel(struct mt76_phy *mphy);
588int mt7915_mcu_muru_debug_set(struct mt7915_dev *dev, bool enable);
589int mt7915_mcu_muru_debug_get(struct mt7915_phy *phy, void *ms);
590int mt7915_init_debugfs(struct mt7915_phy *phy);
591void mt7915_debugfs_rx_fw_monitor(struct mt7915_dev *dev, const void *data, int len);
592bool mt7915_debugfs_rx_log(struct mt7915_dev *dev, const void *data, int len);
593#ifdef CONFIG_MAC80211_DEBUGFS
594void mt7915_sta_add_debugfs(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
595 struct ieee80211_sta *sta, struct dentry *dir);
596#endif
597
598#endif