blob: 08f9b275fc24cc4c5080fc9455c874e735c15924 [file] [log] [blame]
developerc54ce9d2023-01-03 13:30:49 +08001// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Copyright (C) 2021 MediaTek Inc.
4 * Author: Sam.Shih <sam.shih@mediatek.com>
5 */
6
7/dts-v1/;
8#include "mt7988.dtsi"
9
10/ {
developer3f9a06c2023-05-23 15:16:44 +080011 model = "MediaTek MT7988D DSA 10G SPIM-NOR RFB";
12 compatible = "mediatek,mt7988d-dsa-10g-spim-nor",
developerc54ce9d2023-01-03 13:30:49 +080013 /* Reserve this for DVFS if creating new dts */
14 "mediatek,mt7988";
15
16 chosen {
17 bootargs = "console=ttyS0,115200n1 loglevel=8 \
18 earlycon=uart8250,mmio32,0x11000000 \
19 pci=pcie_bus_perf";
20 };
21
22 memory {
23 reg = <0 0x40000000 0 0x10000000>;
24 };
25
26 wsys_adie: wsys_adie@0 {
27 // fpga cases need to manual change adie_id / sku_type for dvt only
28 compatible = "mediatek,rebb-mt7988-adie";
29 adie_id = <7976>;
30 sku_type = <3000>;
31 };
32};
33
34&fan {
35 pwms = <&pwm 0 50000 0>;
36 status = "okay";
37};
38
39&pwm {
40 status = "okay";
41};
42
43&uart0 {
44 status = "okay";
45};
46
47&spi1 {
48 pinctrl-names = "default";
49 /* pin shared with snfi */
50 pinctrl-0 = <&spic_pins>;
51 status = "disabled";
52};
53
54&spi2 {
55 pinctrl-names = "default";
56 pinctrl-0 = <&spi2_flash_pins>;
57 status = "okay";
58 spi_nor@0 {
59 #address-cells = <1>;
60 #size-cells = <1>;
61 compatible = "jedec,spi-nor";
62 spi-cal-enable;
63 spi-cal-mode = "read-data";
64 spi-cal-datalen = <7>;
65 spi-cal-data = /bits/ 8 <
66 0x53 0x46 0x5F 0x42 0x4F 0x4F 0x54>; /* SF_BOOT */
67 spi-cal-addrlen = <1>;
68 spi-cal-addr = /bits/ 32 <0x0>;
69 reg = <0>;
70 spi-max-frequency = <52000000>;
developer1e51a742023-03-14 15:16:01 +080071 spi-tx-bus-width = <4>;
72 spi-rx-bus-width = <4>;
developerc54ce9d2023-01-03 13:30:49 +080073
74 partition@00000 {
75 label = "BL2";
76 reg = <0x00000 0x0040000>;
77 };
78 partition@40000 {
79 label = "u-boot-env";
80 reg = <0x40000 0x0010000>;
81 };
82 factory: partition@50000 {
83 label = "Factory";
developer8f434cd2023-02-07 10:29:26 +080084 reg = <0x50000 0x0200000>;
developerc54ce9d2023-01-03 13:30:49 +080085 };
developer8f434cd2023-02-07 10:29:26 +080086 partition@250000 {
developerc54ce9d2023-01-03 13:30:49 +080087 label = "FIP";
developer8f434cd2023-02-07 10:29:26 +080088 reg = <0x250000 0x0080000>;
developerc54ce9d2023-01-03 13:30:49 +080089 };
developer8f434cd2023-02-07 10:29:26 +080090 partition@2D0000 {
developerc54ce9d2023-01-03 13:30:49 +080091 label = "firmware";
developer8f434cd2023-02-07 10:29:26 +080092 reg = <0x2D0000 0x1D30000>;
developerc54ce9d2023-01-03 13:30:49 +080093 };
94 };
95};
96
97&pcie0 {
98 pinctrl-names = "default";
99 pinctrl-0 = <&pcie0_pins>;
100 status = "okay";
101};
102
103&pcie1 {
104 pinctrl-names = "default";
105 pinctrl-0 = <&pcie1_pins>;
106 status = "disabled";
107};
108
109&pcie2 {
110 pinctrl-names = "default";
111 pinctrl-0 = <&pcie2_pins>;
112 status = "disabled";
113};
114
115&pcie3 {
116 pinctrl-names = "default";
117 pinctrl-0 = <&pcie3_pins>;
118 status = "okay";
119};
120
121&pio {
122 mdio0_pins: mdio0-pins {
123 mux {
124 function = "mdio";
125 groups = "mdc_mdio0";
126 };
127
128 conf {
129 groups = "mdc_mdio0";
130 drive-strength = <MTK_DRIVE_8mA>;
131 };
132 };
133
developercaca1df2023-05-17 10:54:49 +0800134 gbe0_led0_pins: gbe0-pins {
developer447cb002023-04-06 17:54:54 +0800135 mux {
136 function = "led";
developercaca1df2023-05-17 10:54:49 +0800137 groups = "gbe0_led0";
developer447cb002023-04-06 17:54:54 +0800138 };
139 };
140
developercaca1df2023-05-17 10:54:49 +0800141 gbe1_led0_pins: gbe1-pins {
142 mux {
143 function = "led";
144 groups = "gbe1_led0";
145 };
146 };
147
148 gbe2_led0_pins: gbe2-pins {
149 mux {
150 function = "led";
151 groups = "gbe2_led0";
152 };
153 };
154
155 gbe3_led0_pins: gbe3-pins {
156 mux {
157 function = "led";
158 groups = "gbe3_led0";
159 };
160 };
161
developerb4a8e1f2023-04-28 10:18:42 +0800162 i2p5gbe_led0_pins: 2p5gbe-pins {
163 mux {
164 function = "led";
165 groups = "2p5gbe_led0";
166 };
167 };
168
developerc54ce9d2023-01-03 13:30:49 +0800169 pcie0_pins: pcie0-pins {
170 mux {
171 function = "pcie";
172 groups = "pcie_2l_0_pereset", "pcie_clk_req_n0_0",
173 "pcie_wake_n0_0";
174 };
175 };
176
177 pcie1_pins: pcie1-pins {
178 mux {
179 function = "pcie";
180 groups = "pcie_2l_1_pereset", "pcie_clk_req_n1",
181 "pcie_wake_n1_0";
182 };
183 };
184
185 pcie2_pins: pcie2-pins {
186 mux {
187 function = "pcie";
188 groups = "pcie_1l_0_pereset", "pcie_clk_req_n2_0",
189 "pcie_wake_n2_0";
190 };
191 };
192
193 pcie3_pins: pcie3-pins {
194 mux {
195 function = "pcie";
196 groups = "pcie_1l_1_pereset", "pcie_clk_req_n3",
197 "pcie_wake_n3_0";
198 };
199 };
200
201 spic_pins: spi1-pins {
202 mux {
203 function = "spi";
developer1ceb26a2023-02-16 15:43:43 +0800204 groups = "spi1";
developerc54ce9d2023-01-03 13:30:49 +0800205 };
206 };
207
208 spi2_flash_pins: spi2-pins {
209 mux {
210 function = "spi";
211 groups = "spi2", "spi2_wp_hold";
212 };
213 };
214};
215
216&watchdog {
217 status = "disabled";
218};
219
220&eth {
221 pinctrl-names = "default";
developer941468f2023-04-10 15:21:02 +0800222 pinctrl-0 = <&mdio0_pins>;
developerc54ce9d2023-01-03 13:30:49 +0800223 status = "okay";
224
225 gmac0: mac@0 {
226 compatible = "mediatek,eth-mac";
227 reg = <0>;
228 mac-type = "xgdm";
229 phy-mode = "10gbase-kr";
230
231 fixed-link {
developerf0145c92023-03-23 23:16:17 +0800232 speed = <10000>;
developerc54ce9d2023-01-03 13:30:49 +0800233 full-duplex;
234 pause;
235 };
236 };
237
238 gmac1: mac@1 {
239 compatible = "mediatek,eth-mac";
240 reg = <1>;
241 mac-type = "xgdm";
developerb4a8e1f2023-04-28 10:18:42 +0800242 phy-mode = "xgmii";
developerc54ce9d2023-01-03 13:30:49 +0800243 phy-handle = <&phy0>;
244 };
245
developerb4a8e1f2023-04-28 10:18:42 +0800246 gmac2: mac@2 {
247 compatible = "mediatek,eth-mac";
248 reg = <2>;
249 mac-type = "xgdm";
250 phy-mode = "usxgmii";
251 phy-handle = <&phy1>;
252 };
253
developerc54ce9d2023-01-03 13:30:49 +0800254 mdio: mdio-bus {
255 #address-cells = <1>;
256 #size-cells = <0>;
developerc4d8da72023-03-16 14:37:28 +0800257 clock-frequency = <10500000>;
developerc54ce9d2023-01-03 13:30:49 +0800258
259 phy0: ethernet-phy@0 {
developer813ffc42023-05-17 13:39:48 +0800260 pinctrl-names = "i2p5gbe-led";
developerb4a8e1f2023-04-28 10:18:42 +0800261 pinctrl-0 = <&i2p5gbe_led0_pins>;
262 reg = <15>;
263 compatible = "ethernet-phy-ieee802.3-c45";
264 phy-mode = "xgmii";
265 };
266
267 phy1: ethernet-phy@8 {
268 reg = <8>;
developerc54ce9d2023-01-03 13:30:49 +0800269 compatible = "ethernet-phy-ieee802.3-c45";
developerb4a8e1f2023-04-28 10:18:42 +0800270 reset-gpios = <&pio 3 1>;
developer265607f2023-03-01 18:37:46 +0800271 reset-assert-us = <100000>;
272 reset-deassert-us = <221000>;
developerc54ce9d2023-01-03 13:30:49 +0800273 };
274
275 switch@0 {
276 compatible = "mediatek,mt7988";
277 reg = <31>;
278 ports {
279 #address-cells = <1>;
280 #size-cells = <0>;
281
282 port@0 {
283 reg = <0>;
284 label = "lan0";
285 phy-mode = "gmii";
286 phy-handle = <&sphy0>;
287 };
288
289 port@1 {
290 reg = <1>;
291 label = "lan1";
292 phy-mode = "gmii";
293 phy-handle = <&sphy1>;
294 };
295
296 port@2 {
297 reg = <2>;
298 label = "lan2";
299 phy-mode = "gmii";
300 phy-handle = <&sphy2>;
301 };
302
303 port@3 {
304 reg = <3>;
305 label = "lan3";
306 phy-mode = "gmii";
307 phy-handle = <&sphy3>;
308 };
309
310 port@6 {
311 reg = <6>;
312 label = "cpu";
313 ethernet = <&gmac0>;
314 phy-mode = "10gbase-kr";
315
316 fixed-link {
317 speed = <10000>;
318 full-duplex;
319 pause;
320 };
321 };
322 };
323
324 mdio {
325 compatible = "mediatek,dsa-slave-mdio";
326 #address-cells = <1>;
327 #size-cells = <0>;
developerc54ce9d2023-01-03 13:30:49 +0800328
329 sphy0: switch_phy0@0 {
330 compatible = "ethernet-phy-id03a2.9481";
331 reg = <0>;
developercaca1df2023-05-17 10:54:49 +0800332 pinctrl-names = "gbe-led";
333 pinctrl-0 = <&gbe0_led0_pins>;
developerc54ce9d2023-01-03 13:30:49 +0800334 nvmem-cells = <&phy_calibration_p0>;
335 nvmem-cell-names = "phy-cal-data";
336 };
337
338 sphy1: switch_phy1@1 {
339 compatible = "ethernet-phy-id03a2.9481";
340 reg = <1>;
developercaca1df2023-05-17 10:54:49 +0800341 pinctrl-names = "gbe-led";
342 pinctrl-0 = <&gbe1_led0_pins>;
developerc54ce9d2023-01-03 13:30:49 +0800343 nvmem-cells = <&phy_calibration_p1>;
344 nvmem-cell-names = "phy-cal-data";
345 };
346
347 sphy2: switch_phy2@2 {
348 compatible = "ethernet-phy-id03a2.9481";
349 reg = <2>;
developercaca1df2023-05-17 10:54:49 +0800350 pinctrl-names = "gbe-led";
351 pinctrl-0 = <&gbe2_led0_pins>;
developerc54ce9d2023-01-03 13:30:49 +0800352 nvmem-cells = <&phy_calibration_p2>;
353 nvmem-cell-names = "phy-cal-data";
354 };
355
356 sphy3: switch_phy3@3 {
357 compatible = "ethernet-phy-id03a2.9481";
358 reg = <3>;
developercaca1df2023-05-17 10:54:49 +0800359 pinctrl-names = "gbe-led";
360 pinctrl-0 = <&gbe3_led0_pins>;
developerc54ce9d2023-01-03 13:30:49 +0800361 nvmem-cells = <&phy_calibration_p3>;
362 nvmem-cell-names = "phy-cal-data";
363 };
364 };
365 };
366 };
367};
368
369&hnat {
370 mtketh-wan = "eth1";
371 mtketh-lan = "lan";
372 mtketh-lan2 = "eth2";
373 mtketh-max-gmac = <3>;
374 status = "okay";
375};
376
377&wed {
378 dy_txbm_enable = "true";
379 dy_txbm_budge = <8>;
380 txbm_init_sz = <10>;
381 status = "okay";
382};