blob: 86111c464129aa05bfaa76b7aded9931dac7082b [file] [log] [blame]
developer2cdaeb12022-10-04 20:25:05 +08001/*
2 * Copyright (c) 2022 MediaTek Inc.
3 * Author: Xiufeng Li <Xiufeng.Li@mediatek.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <linux/clk.h>
16#include <linux/delay.h>
17#include <linux/mfd/syscon.h>
18#include <linux/of.h>
19#include <linux/of_address.h>
20#include <linux/of_device.h>
21#include <linux/platform_device.h>
22#include <linux/slab.h>
23#include <linux/mfd/syscon.h>
24
25#include "clk-mtk.h"
26#include "clk-gate.h"
27#include "clk-mux.h"
28
29#include <dt-bindings/clock/mt7988-clk.h>
30
31static DEFINE_SPINLOCK(mt7988_clk_lock);
32
33static const struct mtk_fixed_factor top_divs[] __initconst = {
34 FACTOR(CK_TOP_CB_CKSQ_40M, "cb_cksq_40m", "clkxtal", 1, 1),
35 FACTOR(CK_TOP_CB_M_416M, "cb_m_416m", "mpll", 1, 1),
36 FACTOR(CK_TOP_CB_M_D2, "cb_m_d2", "mpll", 1, 2),
37 FACTOR(CK_TOP_M_D3_D2, "m_d3_d2", "mpll", 1, 2),
38 FACTOR(CK_TOP_CB_M_D4, "cb_m_d4", "mpll", 1, 4),
39 FACTOR(CK_TOP_CB_M_D8, "cb_m_d8", "mpll", 1, 8),
40 FACTOR(CK_TOP_M_D8_D2, "m_d8_d2", "mpll", 1, 16),
41 FACTOR(CK_TOP_CB_MM_720M, "cb_mm_720m", "mmpll", 1, 1),
42 FACTOR(CK_TOP_CB_MM_D2, "cb_mm_d2", "mmpll", 1, 2),
43 FACTOR(CK_TOP_CB_MM_D3_D5, "cb_mm_d3_d5", "mmpll", 1, 15),
44 FACTOR(CK_TOP_CB_MM_D4, "cb_mm_d4", "mmpll", 1, 4),
45 FACTOR(CK_TOP_MM_D6_D2, "mm_d6_d2", "mmpll", 1, 12),
46 FACTOR(CK_TOP_CB_MM_D8, "cb_mm_d8", "mmpll", 1, 8),
47 FACTOR(CK_TOP_CB_APLL2_196M, "cb_apll2_196m", "apll2", 1, 1),
48 FACTOR(CK_TOP_CB_APLL2_D4, "cb_apll2_d4", "apll2", 1, 4),
49 FACTOR(CK_TOP_CB_NET1_D4, "cb_net1_d4", "net1pll", 1, 4),
50 FACTOR(CK_TOP_CB_NET1_D5, "cb_net1_d5", "net1pll", 1, 5),
51 FACTOR(CK_TOP_NET1_D5_D2, "net1_d5_d2", "net1pll", 1, 10),
52 FACTOR(CK_TOP_NET1_D5_D4, "net1_d5_d4", "net1pll", 1, 20),
53 FACTOR(CK_TOP_CB_NET1_D8, "cb_net1_d8", "net1pll", 1, 8),
54 FACTOR(CK_TOP_NET1_D8_D2, "net1_d8_d2", "net1pll", 1, 16),
55 FACTOR(CK_TOP_NET1_D8_D4, "net1_d8_d4", "net1pll", 1, 32),
56 FACTOR(CK_TOP_NET1_D8_D8, "net1_d8_d8", "net1pll", 1, 64),
57 FACTOR(CK_TOP_NET1_D8_D16, "net1_d8_d16", "net1pll", 1, 128),
58 FACTOR(CK_TOP_CB_NET2_800M, "cb_net2_800m", "net2pll", 1, 1),
59 FACTOR(CK_TOP_CB_NET2_D2, "cb_net2_d2", "net2pll", 1, 2),
60 FACTOR(CK_TOP_CB_NET2_D4, "cb_net2_d4", "net2pll", 1, 4),
61 FACTOR(CK_TOP_NET2_D4_D4, "net2_d4_d4", "net2pll", 1, 16),
62 FACTOR(CK_TOP_NET2_D4_D8, "net2_d4_d8", "net2pll", 1, 32),
63 FACTOR(CK_TOP_CB_NET2_D6, "cb_net2_d6", "net2pll", 1, 6),
64 FACTOR(CK_TOP_CB_NET2_D8, "cb_net2_d8", "net2pll", 1, 8),
65 FACTOR(CK_TOP_CB_WEDMCU_208M, "cb_wedmcu_208m", "wedmcupll", 1, 1),
66 FACTOR(CK_TOP_CB_SGM_325M, "cb_sgm_325m", "sgmpll", 1, 1),
67 FACTOR(CK_TOP_CB_NETSYS_850M, "cb_netsys_850m", "netsyspll", 1, 1),
68 FACTOR(CK_TOP_CB_MSDC_400M, "cb_msdc_400m", "msdcpll", 1, 1),
69 FACTOR(CK_TOP_CKSQ_40M_D2, "cksq_40m_d2", "cb_cksq_40m", 1, 2),
70 FACTOR(CK_TOP_CB_RTC_32K, "cb_rtc_32k", "cb_cksq_40m", 1, 1250),
71 FACTOR(CK_TOP_CB_RTC_32P7K, "cb_rtc_32p7k", "cb_cksq_40m", 1, 1220),
72 FACTOR(CK_TOP_INFRA_F32K, "csw_infra_f32k", "cb_rtc_32p7k", 1, 1),
73 FACTOR(CK_TOP_CKSQ_SRC, "cksq_src", "clkxtal", 1, 1),
74 FACTOR(CK_TOP_NETSYS_2X, "netsys_2x", "netsys_2x_sel", 1, 1),
75 FACTOR(CK_TOP_NETSYS_GSW, "netsys_gsw", "netsys_gsw_sel", 1, 1),
76 FACTOR(CK_TOP_NETSYS_WED_MCU, "netsys_wed_mcu", "netsys_mcu_sel", 1, 1),
77 FACTOR(CK_TOP_EIP197, "eip197", "eip197_sel", 1, 1),
78 FACTOR(CK_TOP_EMMC_250M, "emmc_250m", "emmc_250m_sel", 1, 1),
79 FACTOR(CK_TOP_EMMC_400M, "emmc_400m", "emmc_400m_sel", 1, 1),
80 FACTOR(CK_TOP_SPI, "spi", "spi_sel", 1, 1),
81 FACTOR(CK_TOP_SPIM_MST, "spim_mst", "spim_mst_sel", 1, 1),
82 FACTOR(CK_TOP_NFI1X, "nfi1x", "nfi1x_sel", 1, 1),
83 FACTOR(CK_TOP_SPINFI_BCK, "spinfi_bck", "spinfi_sel", 1, 1),
84 FACTOR(CK_TOP_I2C_BCK, "i2c_bck", "i2c_sel", 1, 1),
85 FACTOR(CK_TOP_USB_SYS, "usb_sys", "usb_sys_sel", 1, 1),
86 FACTOR(CK_TOP_USB_SYS_P1, "usb_sys_p1", "usb_sys_p1_sel", 1, 1),
87 FACTOR(CK_TOP_USB_XHCI, "usb_xhci", "usb_xhci_sel", 1, 1),
88 FACTOR(CK_TOP_USB_XHCI_P1, "usb_xhci_p1", "usb_xhci_p1_sel", 1, 1),
89 FACTOR(CK_TOP_USB_FRMCNT, "usb_frmcnt", "usb_frmcnt_sel", 1, 1),
90 FACTOR(CK_TOP_USB_FRMCNT_P1, "usb_frmcnt_p1", "usb_frmcnt_p1_sel", 1,
91 1),
92 FACTOR(CK_TOP_AUD, "aud", "aud_sel", 1, 1),
93 FACTOR(CK_TOP_A1SYS, "a1sys", "a1sys_sel", 1, 1),
94 FACTOR(CK_TOP_AUD_L, "aud_l", "aud_l_sel", 1, 1),
95 FACTOR(CK_TOP_A_TUNER, "a_tuner", "a_tuner_sel", 1, 1),
96 FACTOR(CK_TOP_SYSAXI, "sysaxi", "sysaxi_sel", 1, 1),
97 FACTOR(CK_TOP_INFRA_F26M, "csw_infra_f26m", "csw_infra_f26m_sel", 1, 1),
98 FACTOR(CK_TOP_USB_REF, "usb_ref", "cksq_src", 1, 1),
99 FACTOR(CK_TOP_USB_CK_P1, "usb_ck_p1", "cksq_src", 1, 1),
100};
101
102static const struct mtk_fixed_factor infra_divs[] __initconst = {
103 FACTOR(CK_INFRA_CK_F26M, "infra_ck_f26m", "csw_infra_f26m_sel", 1, 1),
104 FACTOR(CK_INFRA_PWM_O, "infra_pwm_o", "pwm_sel", 1, 1),
105 FACTOR(CK_INFRA_PCIE_OCC_P0, "infra_pcie_ck_occ_p0", "pextp_tl_ck_sel",
106 1, 1),
107 FACTOR(CK_INFRA_PCIE_OCC_P1, "infra_pcie_ck_occ_p1",
108 "pextp_tl_ck_p1_sel", 1, 1),
109 FACTOR(CK_INFRA_PCIE_OCC_P2, "infra_pcie_ck_occ_p2",
110 "pextp_tl_ck_p2_sel", 1, 1),
111 FACTOR(CK_INFRA_PCIE_OCC_P3, "infra_pcie_ck_occ_p3",
112 "pextp_tl_ck_p3_sel", 1, 1),
113 FACTOR(CK_INFRA_133M_HCK, "infra_133m_hck", "sysaxi", 1, 1),
114 FACTOR(CK_INFRA_133M_PHCK, "infra_133m_phck", "infra_133m_hck", 1, 1),
115 FACTOR(CK_INFRA_66M_PHCK, "infra_66m_phck", "infra_133m_hck", 1, 1),
116 FACTOR(CK_INFRA_FAUD_L_O, "infra_faud_l_o", "aud_l", 1, 1),
117 FACTOR(CK_INFRA_FAUD_AUD_O, "infra_faud_aud_o", "a1sys", 1, 1),
118 FACTOR(CK_INFRA_FAUD_EG2_O, "infra_faud_eg2_o", "a_tuner", 1, 1),
119 FACTOR(CK_INFRA_I2C_O, "infra_i2c_o", "i2c_bck", 1, 1),
120 FACTOR(CK_INFRA_UART_O0, "infra_uart_o0", "uart_sel", 1, 1),
121 FACTOR(CK_INFRA_UART_O1, "infra_uart_o1", "uart_sel", 1, 1),
122 FACTOR(CK_INFRA_UART_O2, "infra_uart_o2", "uart_sel", 1, 1),
123 FACTOR(CK_INFRA_NFI_O, "infra_nfi_o", "nfi1x", 1, 1),
124 FACTOR(CK_INFRA_SPINFI_O, "infra_spinfi_o", "spinfi_bck", 1, 1),
125 FACTOR(CK_INFRA_SPI0_O, "infra_spi0_o", "spi", 1, 1),
126 FACTOR(CK_INFRA_SPI1_O, "infra_spi1_o", "spim_mst", 1, 1),
127 FACTOR(CK_INFRA_LB_MUX_FRTC, "infra_lb_mux_frtc", "infra_frtc", 1, 1),
128 FACTOR(CK_INFRA_FRTC, "infra_frtc", "cb_rtc_32k", 1, 1),
129 FACTOR(CK_INFRA_FMSDC400_O, "infra_fmsdc400_o", "emmc_400m", 1, 1),
130 FACTOR(CK_INFRA_FMSDC2_HCK_OCC, "infra_fmsdc2_hck_occ", "emmc_250m", 1,
131 1),
132 FACTOR(CK_INFRA_PERI_133M, "infra_peri_133m", "sysaxi", 1, 1),
133 FACTOR(CK_INFRA_USB_O, "infra_usb_o", "usb_ref", 1, 1),
134 FACTOR(CK_INFRA_USB_O_P1, "infra_usb_o_p1", "usb_ck_p1", 1, 1),
135 FACTOR(CK_INFRA_USB_FRMCNT_O, "infra_usb_frmcnt_o", "usb_frmcnt", 1, 1),
136 FACTOR(CK_INFRA_USB_FRMCNT_O_P1, "infra_usb_frmcnt_o_p1",
137 "usb_frmcnt_p1", 1, 1),
138 FACTOR(CK_INFRA_USB_XHCI_O, "infra_usb_xhci_o", "usb_xhci", 1, 1),
139 FACTOR(CK_INFRA_USB_XHCI_O_P1, "infra_usb_xhci_o_p1", "usb_xhci_p1", 1,
140 1),
141 FACTOR(CK_INFRA_USB_PIPE_O, "infra_usb_pipe_o", "clkxtal", 1, 1),
142 FACTOR(CK_INFRA_USB_PIPE_O_P1, "infra_usb_pipe_o_p1", "clkxtal", 1, 1),
143 FACTOR(CK_INFRA_USB_UTMI_O, "infra_usb_utmi_o", "clkxtal", 1, 1),
144 FACTOR(CK_INFRA_USB_UTMI_O_P1, "infra_usb_utmi_o_p1", "clkxtal", 1, 1),
145 FACTOR(CK_INFRA_PCIE_PIPE_OCC_P0, "infra_pcie_pipe_ck_occ_p0",
146 "clkxtal", 1, 1),
147 FACTOR(CK_INFRA_PCIE_PIPE_OCC_P1, "infra_pcie_pipe_ck_occ_p1",
148 "clkxtal", 1, 1),
149 FACTOR(CK_INFRA_PCIE_PIPE_OCC_P2, "infra_pcie_pipe_ck_occ_p2",
150 "clkxtal", 1, 1),
151 FACTOR(CK_INFRA_PCIE_PIPE_OCC_P3, "infra_pcie_pipe_ck_occ_p3",
152 "clkxtal", 1, 1),
153 FACTOR(CK_INFRA_F26M_O0, "infra_f26m_o0", "csw_infra_f26m", 1, 1),
154 FACTOR(CK_INFRA_F26M_O1, "infra_f26m_o1", "csw_infra_f26m", 1, 1),
155 FACTOR(CK_INFRA_133M_MCK, "infra_133m_mck", "sysaxi", 1, 1),
156 FACTOR(CK_INFRA_66M_MCK, "infra_66m_mck", "sysaxi", 1, 1),
157 FACTOR(CK_INFRA_PERI_66M_O, "infra_peri_66m_o", "sysaxi", 1, 1),
158 FACTOR(CK_INFRA_USB_SYS_O, "infra_usb_sys_o", "usb_sys", 1, 1),
159 FACTOR(CK_INFRA_USB_SYS_O_P1, "infra_usb_sys_o_p1", "usb_sys_p1", 1, 1),
160};
161
162static const char *const mcu_bus_div_parents[] = { "cb_cksq_40m", "ccipll2_b",
163 "cb_net1_d4" };
164
165static const char *const mcu_arm_div_parents[] = { "cb_cksq_40m", "arm_b",
166 "cb_net1_d4" };
167
168static struct mtk_composite mcu_muxes[] = {
169 /* bus_pll_divider_cfg */
170 MUX_GATE_FLAGS(CK_MCU_BUS_DIV_SEL, "mcu_bus_div_sel",
171 mcu_bus_div_parents, 0x7C0, 9, 2, -1, CLK_IS_CRITICAL),
172 /* mp2_pll_divider_cfg */
173 MUX_GATE_FLAGS(CK_MCU_ARM_DIV_SEL, "mcu_arm_div_sel",
174 mcu_arm_div_parents, 0x7A8, 9, 2, -1, CLK_IS_CRITICAL),
175};
176
177static const char *const netsys_parents[] = { "cb_cksq_40m", "cb_net2_d2",
178 "cb_mm_d2" };
179
180static const char *const netsys_500m_parents[] = { "cb_cksq_40m", "cb_net1_d5",
181 "net1_d5_d2" };
182
183static const char *const netsys_2x_parents[] = { "cb_cksq_40m", "cb_net2_800m",
184 "cb_mm_720m" };
185
186static const char *const netsys_gsw_parents[] = { "cb_cksq_40m", "cb_net1_d4",
187 "cb_net1_d5" };
188
189static const char *const eth_gmii_parents[] = { "cb_cksq_40m", "net1_d5_d4" };
190
191static const char *const netsys_mcu_parents[] = { "cb_cksq_40m", "cb_net2_800m",
192 "cb_mm_720m", "cb_net1_d4",
193 "cb_net1_d5", "cb_m_416m" };
194
195static const char *const eip197_parents[] = { "cb_cksq_40m", "cb_netsys_850m",
196 "cb_net2_800m", "cb_mm_720m",
197 "cb_net1_d4", "cb_net1_d5" };
198
199static const char *const axi_infra_parents[] = { "cb_cksq_40m", "net1_d8_d2" };
200
201static const char *const uart_parents[] = { "cb_cksq_40m", "cb_m_d8",
202 "m_d8_d2" };
203
204static const char *const emmc_250m_parents[] = { "cb_cksq_40m", "net1_d5_d2",
205 "cb_mm_d4" };
206
207static const char *const emmc_400m_parents[] = { "cb_cksq_40m", "cb_msdc_400m",
208 "cb_mm_d2", "cb_m_d2",
209 "cb_mm_d4", "net1_d8_d2" };
210
211static const char *const spi_parents[] = { "cb_cksq_40m", "cb_m_d2",
212 "cb_mm_d4", "net1_d8_d2",
213 "cb_net2_d6", "net1_d5_d4",
214 "cb_m_d4", "net1_d8_d4" };
215
216static const char *const nfi1x_parents[] = { "cb_cksq_40m", "cb_mm_d4",
217 "net1_d8_d2", "cb_net2_d6",
218 "cb_m_d4", "cb_mm_d8",
219 "net1_d8_d4", "cb_m_d8" };
220
221static const char *const spinfi_parents[] = { "cksq_40m_d2", "cb_cksq_40m",
222 "net1_d5_d4", "cb_m_d4",
223 "cb_mm_d8", "net1_d8_d4",
224 "mm_d6_d2", "cb_m_d8" };
225
226static const char *const pwm_parents[] = { "cb_cksq_40m", "net1_d8_d2",
227 "net1_d5_d4", "cb_m_d4",
228 "m_d8_d2", "cb_rtc_32k" };
229
230static const char *const i2c_parents[] = { "cb_cksq_40m", "net1_d5_d4",
231 "cb_m_d4", "net1_d8_d4" };
232
233static const char *const pcie_mbist_250m_parents[] = { "cb_cksq_40m",
234 "net1_d5_d2" };
235
236static const char *const pextp_tl_ck_parents[] = { "cb_cksq_40m", "cb_net2_d6",
237 "cb_mm_d8", "m_d8_d2",
238 "cb_rtc_32k" };
239
240static const char *const usb_frmcnt_parents[] = { "cb_cksq_40m",
241 "cb_mm_d3_d5" };
242
243static const char *const aud_parents[] = { "cb_cksq_40m", "cb_apll2_196m" };
244
245static const char *const a1sys_parents[] = { "cb_cksq_40m", "cb_apll2_d4" };
246
247static const char *const aud_l_parents[] = { "cb_cksq_40m", "cb_apll2_196m",
248 "m_d8_d2" };
249
250static const char *const sspxtp_parents[] = { "cksq_40m_d2", "m_d8_d2" };
251
252static const char *const usxgmii_sbus_0_parents[] = { "cb_cksq_40m",
253 "net1_d8_d4" };
254
255static const char *const sgm_0_parents[] = { "cb_cksq_40m", "cb_sgm_325m" };
256
257static const char *const sysapb_parents[] = { "cb_cksq_40m", "m_d3_d2" };
258
259static const char *const eth_refck_50m_parents[] = { "cb_cksq_40m",
260 "net2_d4_d4" };
261
262static const char *const eth_sys_200m_parents[] = { "cb_cksq_40m",
263 "cb_net2_d4" };
264
265static const char *const eth_xgmii_parents[] = { "cksq_40m_d2", "net1_d8_d8",
266 "net1_d8_d16" };
267
268static const char *const bus_tops_parents[] = { "cb_cksq_40m", "cb_net1_d5",
269 "cb_net2_d2" };
270
271static const char *const npu_tops_parents[] = { "cb_cksq_40m", "cb_net2_800m" };
272
273static const char *const dramc_md32_parents[] = { "cb_cksq_40m", "cb_m_d2",
274 "cb_wedmcu_208m" };
275
276static const char *const da_xtp_glb_p0_parents[] = { "cb_cksq_40m",
277 "cb_net2_d8" };
278
279static const char *const mcusys_backup_625m_parents[] = { "cb_cksq_40m",
280 "cb_net1_d4" };
281
282static const char *const macsec_parents[] = { "cb_cksq_40m", "cb_sgm_325m",
283 "cb_net1_d8" };
284
285static const char *const netsys_tops_400m_parents[] = { "cb_cksq_40m",
286 "cb_net2_d2" };
287
288static const char *const eth_mii_parents[] = { "cksq_40m_d2", "net2_d4_d8" };
289
290static struct mtk_mux top_muxes[] = {
291 /* CLK_CFG_0 */
292 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_SEL, "netsys_sel", netsys_parents,
293 0x000, 0x004, 0x008, 0, 2, 7, 0x1C0, 0),
294 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_500M_SEL, "netsys_500m_sel",
295 netsys_500m_parents, 0x000, 0x004, 0x008, 8, 2, 15,
296 0x1C0, 1),
297 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_2X_SEL, "netsys_2x_sel",
298 netsys_2x_parents, 0x000, 0x004, 0x008, 16, 2, 23,
299 0x1C0, 2),
300 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_GSW_SEL, "netsys_gsw_sel",
301 netsys_gsw_parents, 0x000, 0x004, 0x008, 24, 2, 31,
302 0x1C0, 3),
303 /* CLK_CFG_1 */
304 MUX_GATE_CLR_SET_UPD(CK_TOP_ETH_GMII_SEL, "eth_gmii_sel",
305 eth_gmii_parents, 0x010, 0x014, 0x018, 0, 1, 7,
306 0x1C0, 4),
307 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_MCU_SEL, "netsys_mcu_sel",
308 netsys_mcu_parents, 0x010, 0x014, 0x018, 8, 3, 15,
309 0x1C0, 5),
310 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_PAO_2X_SEL, "netsys_pao_2x_sel",
311 netsys_mcu_parents, 0x010, 0x014, 0x018, 16, 3, 23,
312 0x1C0, 6),
313 MUX_GATE_CLR_SET_UPD(CK_TOP_EIP197_SEL, "eip197_sel", eip197_parents,
314 0x010, 0x014, 0x018, 24, 3, 31, 0x1C0, 7),
315 /* CLK_CFG_2 */
316 MUX_GATE_CLR_SET_UPD(CK_TOP_AXI_INFRA_SEL, "axi_infra_sel",
317 axi_infra_parents, 0x020, 0x024, 0x028, 0, 1, 7,
318 0x1C0, 8),
319 MUX_GATE_CLR_SET_UPD(CK_TOP_UART_SEL, "uart_sel", uart_parents, 0x020,
320 0x024, 0x028, 8, 2, 15, 0x1C0, 9),
321 MUX_GATE_CLR_SET_UPD(CK_TOP_EMMC_250M_SEL, "emmc_250m_sel",
322 emmc_250m_parents, 0x020, 0x024, 0x028, 16, 2, 23,
323 0x1C0, 10),
324 MUX_GATE_CLR_SET_UPD(CK_TOP_EMMC_400M_SEL, "emmc_400m_sel",
325 emmc_400m_parents, 0x020, 0x024, 0x028, 24, 3, 31,
326 0x1C0, 11),
327 /* CLK_CFG_3 */
328 MUX_GATE_CLR_SET_UPD(CK_TOP_SPI_SEL, "spi_sel", spi_parents, 0x030,
329 0x034, 0x038, 0, 3, 7, 0x1C0, 12),
330 MUX_GATE_CLR_SET_UPD(CK_TOP_SPIM_MST_SEL, "spim_mst_sel", spi_parents,
331 0x030, 0x034, 0x038, 8, 3, 15, 0x1C0, 13),
332 MUX_GATE_CLR_SET_UPD(CK_TOP_NFI1X_SEL, "nfi1x_sel", nfi1x_parents,
333 0x030, 0x034, 0x038, 16, 3, 23, 0x1C0, 14),
334 MUX_GATE_CLR_SET_UPD(CK_TOP_SPINFI_SEL, "spinfi_sel", spinfi_parents,
335 0x030, 0x034, 0x038, 24, 3, 31, 0x1C0, 15),
336 /* CLK_CFG_4 */
337 MUX_GATE_CLR_SET_UPD(CK_TOP_PWM_SEL, "pwm_sel", pwm_parents, 0x040,
338 0x044, 0x048, 0, 3, 7, 0x1C0, 16),
339 MUX_GATE_CLR_SET_UPD(CK_TOP_I2C_SEL, "i2c_sel", i2c_parents, 0x040,
340 0x044, 0x048, 8, 2, 15, 0x1C0, 17),
341 MUX_GATE_CLR_SET_UPD(CK_TOP_PCIE_MBIST_250M_SEL, "pcie_mbist_250m_sel",
342 pcie_mbist_250m_parents, 0x040, 0x044, 0x048, 16,
343 1, 23, 0x1C0, 18),
344 MUX_GATE_CLR_SET_UPD(CK_TOP_PEXTP_TL_SEL, "pextp_tl_ck_sel",
345 pextp_tl_ck_parents, 0x040, 0x044, 0x048, 24, 3,
346 31, 0x1C0, 19),
347 /* CLK_CFG_5 */
348 MUX_GATE_CLR_SET_UPD(CK_TOP_PEXTP_TL_P1_SEL, "pextp_tl_ck_p1_sel",
349 pextp_tl_ck_parents, 0x050, 0x054, 0x058, 0, 3, 7,
350 0x1C0, 20),
351 MUX_GATE_CLR_SET_UPD(CK_TOP_PEXTP_TL_P2_SEL, "pextp_tl_ck_p2_sel",
352 pextp_tl_ck_parents, 0x050, 0x054, 0x058, 8, 3, 15,
353 0x1C0, 21),
354 MUX_GATE_CLR_SET_UPD(CK_TOP_PEXTP_TL_P3_SEL, "pextp_tl_ck_p3_sel",
355 pextp_tl_ck_parents, 0x050, 0x054, 0x058, 16, 3,
356 23, 0x1C0, 22),
357 MUX_GATE_CLR_SET_UPD(CK_TOP_USB_SYS_SEL, "usb_sys_sel",
358 eth_gmii_parents, 0x050, 0x054, 0x058, 24, 1, 31,
359 0x1C0, 23),
360 /* CLK_CFG_6 */
361 MUX_GATE_CLR_SET_UPD(CK_TOP_USB_SYS_P1_SEL, "usb_sys_p1_sel",
362 eth_gmii_parents, 0x060, 0x064, 0x068, 0, 1, 7,
363 0x1C0, 24),
364 MUX_GATE_CLR_SET_UPD(CK_TOP_USB_XHCI_SEL, "usb_xhci_sel",
365 eth_gmii_parents, 0x060, 0x064, 0x068, 8, 1, 15,
366 0x1C0, 25),
367 MUX_GATE_CLR_SET_UPD(CK_TOP_USB_XHCI_P1_SEL, "usb_xhci_p1_sel",
368 eth_gmii_parents, 0x060, 0x064, 0x068, 16, 1, 23,
369 0x1C0, 26),
370 MUX_GATE_CLR_SET_UPD(CK_TOP_USB_FRMCNT_SEL, "usb_frmcnt_sel",
371 usb_frmcnt_parents, 0x060, 0x064, 0x068, 24, 1, 31,
372 0x1C0, 27),
373 /* CLK_CFG_7 */
374 MUX_GATE_CLR_SET_UPD(CK_TOP_USB_FRMCNT_P1_SEL, "usb_frmcnt_p1_sel",
375 usb_frmcnt_parents, 0x070, 0x074, 0x078, 0, 1, 7,
376 0x1C0, 28),
377 MUX_GATE_CLR_SET_UPD(CK_TOP_AUD_SEL, "aud_sel", aud_parents, 0x070,
378 0x074, 0x078, 8, 1, 15, 0x1C0, 29),
379 MUX_GATE_CLR_SET_UPD(CK_TOP_A1SYS_SEL, "a1sys_sel", a1sys_parents,
380 0x070, 0x074, 0x078, 16, 1, 23, 0x1C0, 30),
381 MUX_GATE_CLR_SET_UPD(CK_TOP_AUD_L_SEL, "aud_l_sel", aud_l_parents,
382 0x070, 0x074, 0x078, 24, 2, 31, 0x1C4, 0),
383 /* CLK_CFG_8 */
384 MUX_GATE_CLR_SET_UPD(CK_TOP_A_TUNER_SEL, "a_tuner_sel", a1sys_parents,
385 0x080, 0x084, 0x088, 0, 1, 7, 0x1C4, 1),
386 MUX_GATE_CLR_SET_UPD(CK_TOP_SSPXTP_SEL, "sspxtp_sel", sspxtp_parents,
387 0x080, 0x084, 0x088, 8, 1, 15, 0x1C4, 2),
388 MUX_GATE_CLR_SET_UPD(CK_TOP_USB_PHY_SEL, "usb_phy_sel", sspxtp_parents,
389 0x080, 0x084, 0x088, 16, 1, 23, 0x1C4, 3),
390 MUX_GATE_CLR_SET_UPD(CK_TOP_USXGMII_SBUS_0_SEL, "usxgmii_sbus_0_sel",
391 usxgmii_sbus_0_parents, 0x080, 0x084, 0x088, 24, 1,
392 31, 0x1C4, 4),
393 /* CLK_CFG_9 */
394 MUX_GATE_CLR_SET_UPD(CK_TOP_USXGMII_SBUS_1_SEL, "usxgmii_sbus_1_sel",
395 usxgmii_sbus_0_parents, 0x090, 0x094, 0x098, 0, 1,
396 7, 0x1C4, 5),
397 MUX_GATE_CLR_SET_UPD(CK_TOP_SGM_0_SEL, "sgm_0_sel", sgm_0_parents,
398 0x090, 0x094, 0x098, 8, 1, 15, 0x1C4, 6),
399 MUX_GATE_CLR_SET_UPD(CK_TOP_SGM_SBUS_0_SEL, "sgm_sbus_0_sel",
400 usxgmii_sbus_0_parents, 0x090, 0x094, 0x098, 16, 1,
401 23, 0x1C4, 7),
402 MUX_GATE_CLR_SET_UPD(CK_TOP_SGM_1_SEL, "sgm_1_sel", sgm_0_parents,
403 0x090, 0x094, 0x098, 24, 1, 31, 0x1C4, 8),
404 /* CLK_CFG_10 */
405 MUX_GATE_CLR_SET_UPD(CK_TOP_SGM_SBUS_1_SEL, "sgm_sbus_1_sel",
406 usxgmii_sbus_0_parents, 0x0A0, 0x0A4, 0x0A8, 0, 1,
407 7, 0x1C4, 9),
408 MUX_GATE_CLR_SET_UPD(CK_TOP_XFI_PHY_0_XTAL_SEL, "xfi_phy_0_xtal_sel",
409 sspxtp_parents, 0x0A0, 0x0A4, 0x0A8, 8, 1, 15,
410 0x1C4, 10),
411 MUX_GATE_CLR_SET_UPD(CK_TOP_XFI_PHY_1_XTAL_SEL, "xfi_phy_1_xtal_sel",
412 sspxtp_parents, 0x0A0, 0x0A4, 0x0A8, 16, 1, 23,
413 0x1C4, 11),
414 MUX_GATE_CLR_SET_UPD(CK_TOP_SYSAXI_SEL, "sysaxi_sel", axi_infra_parents,
415 0x0A0, 0x0A4, 0x0A8, 24, 1, 31, 0x1C4, 12),
416 /* CLK_CFG_11 */
417 MUX_GATE_CLR_SET_UPD(CK_TOP_SYSAPB_SEL, "sysapb_sel", sysapb_parents,
418 0x0B0, 0x0B4, 0x0B8, 0, 1, 7, 0x1C4, 13),
419 MUX_GATE_CLR_SET_UPD(CK_TOP_ETH_REFCK_50M_SEL, "eth_refck_50m_sel",
420 eth_refck_50m_parents, 0x0B0, 0x0B4, 0x0B8, 8, 1,
421 15, 0x1C4, 14),
422 MUX_GATE_CLR_SET_UPD(CK_TOP_ETH_SYS_200M_SEL, "eth_sys_200m_sel",
423 eth_sys_200m_parents, 0x0B0, 0x0B4, 0x0B8, 16, 1,
424 23, 0x1C4, 15),
425 MUX_GATE_CLR_SET_UPD(CK_TOP_ETH_SYS_SEL, "eth_sys_sel",
426 pcie_mbist_250m_parents, 0x0B0, 0x0B4, 0x0B8, 24,
427 1, 31, 0x1C4, 16),
428 /* CLK_CFG_12 */
429 MUX_GATE_CLR_SET_UPD(CK_TOP_ETH_XGMII_SEL, "eth_xgmii_sel",
430 eth_xgmii_parents, 0x0C0, 0x0C4, 0x0C8, 0, 2, 7,
431 0x1C4, 17),
432 MUX_GATE_CLR_SET_UPD(CK_TOP_BUS_TOPS_SEL, "bus_tops_sel",
433 bus_tops_parents, 0x0C0, 0x0C4, 0x0C8, 8, 2, 15,
434 0x1C4, 18),
435 MUX_GATE_CLR_SET_UPD(CK_TOP_NPU_TOPS_SEL, "npu_tops_sel",
436 npu_tops_parents, 0x0C0, 0x0C4, 0x0C8, 16, 1, 23,
437 0x1C4, 19),
438 MUX_GATE_CLR_SET_UPD(CK_TOP_DRAMC_SEL, "dramc_sel", sspxtp_parents,
439 0x0C0, 0x0C4, 0x0C8, 24, 1, 31, 0x1C4, 20),
440 /* CLK_CFG_13 */
441 MUX_GATE_CLR_SET_UPD(CK_TOP_DRAMC_MD32_SEL, "dramc_md32_sel",
442 dramc_md32_parents, 0x0D0, 0x0D4, 0x0D8, 0, 2, 7,
443 0x1C4, 21),
444 MUX_GATE_CLR_SET_UPD(CK_TOP_INFRA_F26M_SEL, "csw_infra_f26m_sel",
445 sspxtp_parents, 0x0D0, 0x0D4, 0x0D8, 8, 1, 15,
446 0x1C4, 22),
447 MUX_GATE_CLR_SET_UPD(CK_TOP_PEXTP_P0_SEL, "pextp_p0_sel",
448 sspxtp_parents, 0x0D0, 0x0D4, 0x0D8, 16, 1, 23,
449 0x1C4, 23),
450 MUX_GATE_CLR_SET_UPD(CK_TOP_PEXTP_P1_SEL, "pextp_p1_sel",
451 sspxtp_parents, 0x0D0, 0x0D4, 0x0D8, 24, 1, 31,
452 0x1C4, 24),
453 /* CLK_CFG_14 */
454 MUX_GATE_CLR_SET_UPD(CK_TOP_PEXTP_P2_SEL, "pextp_p2_sel",
455 sspxtp_parents, 0x0E0, 0x0E4, 0x0E8, 0, 1, 7,
456 0x1C4, 25),
457 MUX_GATE_CLR_SET_UPD(CK_TOP_PEXTP_P3_SEL, "pextp_p3_sel",
458 sspxtp_parents, 0x0E0, 0x0E4, 0x0E8, 8, 1, 15,
459 0x1C4, 26),
460 MUX_GATE_CLR_SET_UPD(CK_TOP_DA_XTP_GLB_P0_SEL, "da_xtp_glb_p0_sel",
461 da_xtp_glb_p0_parents, 0x0E0, 0x0E4, 0x0E8, 16, 1,
462 23, 0x1C4, 27),
463 MUX_GATE_CLR_SET_UPD(CK_TOP_DA_XTP_GLB_P1_SEL, "da_xtp_glb_p1_sel",
464 da_xtp_glb_p0_parents, 0x0E0, 0x0E4, 0x0E8, 24, 1,
465 31, 0x1C4, 28),
466 /* CLK_CFG_15 */
467 MUX_GATE_CLR_SET_UPD(CK_TOP_DA_XTP_GLB_P2_SEL, "da_xtp_glb_p2_sel",
468 da_xtp_glb_p0_parents, 0x0F0, 0x0F4, 0x0F8, 0, 1,
469 7, 0x1C4, 29),
470 MUX_GATE_CLR_SET_UPD(CK_TOP_DA_XTP_GLB_P3_SEL, "da_xtp_glb_p3_sel",
471 da_xtp_glb_p0_parents, 0x0F0, 0x0F4, 0x0F8, 8, 1,
472 15, 0x1C4, 30),
473 MUX_GATE_CLR_SET_UPD(CK_TOP_CKM_SEL, "ckm_sel", sspxtp_parents, 0x0F0,
474 0x0F4, 0x0F8, 16, 1, 23, 0x1C8, 0),
475 MUX_GATE_CLR_SET_UPD(CK_TOP_DA_SELM_XTAL_SEL, "da_selm_xtal_sel",
476 sspxtp_parents, 0x0F0, 0x0F4, 0x0F8, 24, 1, 31,
477 0x1C8, 1),
478 /* CLK_CFG_16 */
479 MUX_GATE_CLR_SET_UPD(CK_TOP_PEXTP_SEL, "pextp_sel", sspxtp_parents,
480 0x0100, 0x104, 0x108, 0, 1, 7, 0x1C8, 2),
481 MUX_GATE_CLR_SET_UPD(CK_TOP_TOPS_P2_26M_SEL, "tops_p2_26m_sel",
482 sspxtp_parents, 0x0100, 0x104, 0x108, 8, 1, 15,
483 0x1C8, 3),
484 MUX_GATE_CLR_SET_UPD(CK_TOP_MCUSYS_BACKUP_625M_SEL,
485 "mcusys_backup_625m_sel",
486 mcusys_backup_625m_parents, 0x0100, 0x104, 0x108,
487 16, 1, 23, 0x1C8, 4),
488 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_SYNC_250M_SEL,
489 "netsys_sync_250m_sel", pcie_mbist_250m_parents,
490 0x0100, 0x104, 0x108, 24, 1, 31, 0x1C8, 5),
491 /* CLK_CFG_17 */
492 MUX_GATE_CLR_SET_UPD(CK_TOP_MACSEC_SEL, "macsec_sel", macsec_parents,
493 0x0110, 0x114, 0x118, 0, 2, 7, 0x1C8, 6),
494 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_TOPS_400M_SEL,
495 "netsys_tops_400m_sel", netsys_tops_400m_parents,
496 0x0110, 0x114, 0x118, 8, 1, 15, 0x1C8, 7),
497 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_PPEFB_250M_SEL,
498 "netsys_ppefb_250m_sel", pcie_mbist_250m_parents,
499 0x0110, 0x114, 0x118, 16, 1, 23, 0x1C8, 8),
500 MUX_GATE_CLR_SET_UPD(CK_TOP_NETSYS_WARP_SEL, "netsys_warp_sel",
501 netsys_parents, 0x0110, 0x114, 0x118, 24, 2, 31,
502 0x1C8, 9),
503 /* CLK_CFG_18 */
504 MUX_GATE_CLR_SET_UPD(CK_TOP_ETH_MII_SEL, "eth_mii_sel", eth_mii_parents,
505 0x0120, 0x124, 0x128, 0, 1, 7, 0x1C8, 10),
506 MUX_GATE_CLR_SET_UPD(CK_TOP_CK_NPU_SEL_CM_TOPS_SEL,
507 "ck_npu_sel_cm_tops_sel", netsys_2x_parents,
508 0x0120, 0x124, 0x128, 8, 2, 15, 0x1C8, 11),
509};
510
511static const char *const infra_mux_uart0_parents[] __initconst = {
512 "infra_ck_f26m", "infra_uart_o0"
513};
514
515static const char *const infra_mux_uart1_parents[] __initconst = {
516 "infra_ck_f26m", "infra_uart_o1"
517};
518
519static const char *const infra_mux_uart2_parents[] __initconst = {
520 "infra_ck_f26m", "infra_uart_o2"
521};
522
523static const char *const infra_mux_spi0_parents[] __initconst = {
524 "infra_i2c_o", "infra_spi0_o"
525};
526
527static const char *const infra_mux_spi1_parents[] __initconst = {
528 "infra_i2c_o", "infra_spi1_o"
529};
530
531static const char *const infra_pwm_bck_parents[] __initconst = {
532 "csw_infra_f32k", "infra_ck_f26m", "infra_66m_mck", "infra_pwm_o"
533};
534
535static const char *const infra_pcie_gfmux_tl_ck_o_p0_parents[] __initconst = {
536 "csw_infra_f32k", "infra_ck_f26m", "infra_ck_f26m",
537 "infra_pcie_ck_occ_p0"
538};
539
540static const char *const infra_pcie_gfmux_tl_ck_o_p1_parents[] __initconst = {
541 "csw_infra_f32k", "infra_ck_f26m", "infra_ck_f26m",
542 "infra_pcie_ck_occ_p1"
543};
544
545static const char *const infra_pcie_gfmux_tl_ck_o_p2_parents[] __initconst = {
546 "csw_infra_f32k", "infra_ck_f26m", "infra_ck_f26m",
547 "infra_pcie_ck_occ_p2"
548};
549
550static const char *const infra_pcie_gfmux_tl_ck_o_p3_parents[] __initconst = {
551 "csw_infra_f32k", "infra_ck_f26m", "infra_ck_f26m",
552 "infra_pcie_ck_occ_p3"
553};
554
555static const struct mtk_mux infra_muxes[] = {
556 /* MODULE_CLK_SEL_0 */
557 MUX_GATE_CLR_SET_UPD(CK_INFRA_MUX_UART0_SEL, "infra_mux_uart0_sel",
558 infra_mux_uart0_parents, 0x0018, 0x0010, 0x0014, 0,
559 1, -1, -1, -1),
560 MUX_GATE_CLR_SET_UPD(CK_INFRA_MUX_UART1_SEL, "infra_mux_uart1_sel",
561 infra_mux_uart1_parents, 0x0018, 0x0010, 0x0014, 1,
562 1, -1, -1, -1),
563 MUX_GATE_CLR_SET_UPD(CK_INFRA_MUX_UART2_SEL, "infra_mux_uart2_sel",
564 infra_mux_uart2_parents, 0x0018, 0x0010, 0x0014, 2,
565 1, -1, -1, -1),
566 MUX_GATE_CLR_SET_UPD(CK_INFRA_MUX_SPI0_SEL, "infra_mux_spi0_sel",
567 infra_mux_spi0_parents, 0x0018, 0x0010, 0x0014, 4,
568 1, -1, -1, -1),
569 MUX_GATE_CLR_SET_UPD(CK_INFRA_MUX_SPI1_SEL, "infra_mux_spi1_sel",
570 infra_mux_spi1_parents, 0x0018, 0x0010, 0x0014, 5,
571 1, -1, -1, -1),
572 MUX_GATE_CLR_SET_UPD(CK_INFRA_MUX_SPI2_SEL, "infra_mux_spi2_sel",
573 infra_mux_spi0_parents, 0x0018, 0x0010, 0x0014, 6,
574 1, -1, -1, -1),
575 MUX_GATE_CLR_SET_UPD(CK_INFRA_PWM_SEL, "infra_pwm_sel",
576 infra_pwm_bck_parents, 0x0018, 0x0010, 0x0014, 14,
577 2, -1, -1, -1),
578 MUX_GATE_CLR_SET_UPD(CK_INFRA_PWM_CK1_SEL, "infra_pwm_ck1_sel",
579 infra_pwm_bck_parents, 0x0018, 0x0010, 0x0014, 16,
580 2, -1, -1, -1),
581 MUX_GATE_CLR_SET_UPD(CK_INFRA_PWM_CK2_SEL, "infra_pwm_ck2_sel",
582 infra_pwm_bck_parents, 0x0018, 0x0010, 0x0014, 18,
583 2, -1, -1, -1),
584 MUX_GATE_CLR_SET_UPD(CK_INFRA_PWM_CK3_SEL, "infra_pwm_ck3_sel",
585 infra_pwm_bck_parents, 0x0018, 0x0010, 0x0014, 20,
586 2, -1, -1, -1),
587 MUX_GATE_CLR_SET_UPD(CK_INFRA_PWM_CK4_SEL, "infra_pwm_ck4_sel",
588 infra_pwm_bck_parents, 0x0018, 0x0010, 0x0014, 22,
589 2, -1, -1, -1),
590 MUX_GATE_CLR_SET_UPD(CK_INFRA_PWM_CK5_SEL, "infra_pwm_ck5_sel",
591 infra_pwm_bck_parents, 0x0018, 0x0010, 0x0014, 24,
592 2, -1, -1, -1),
593 MUX_GATE_CLR_SET_UPD(CK_INFRA_PWM_CK6_SEL, "infra_pwm_ck6_sel",
594 infra_pwm_bck_parents, 0x0018, 0x0010, 0x0014, 26,
595 2, -1, -1, -1),
596 MUX_GATE_CLR_SET_UPD(CK_INFRA_PWM_CK7_SEL, "infra_pwm_ck7_sel",
597 infra_pwm_bck_parents, 0x0018, 0x0010, 0x0014, 28,
598 2, -1, -1, -1),
599 MUX_GATE_CLR_SET_UPD(CK_INFRA_PWM_CK8_SEL, "infra_pwm_ck8_sel",
600 infra_pwm_bck_parents, 0x0018, 0x0010, 0x0014, 30,
601 2, -1, -1, -1),
602 /* MODULE_CLK_SEL_1 */
603 MUX_GATE_CLR_SET_UPD(CK_INFRA_PCIE_GFMUX_TL_O_P0_SEL,
604 "infra_pcie_gfmux_tl_o_p0_sel",
605 infra_pcie_gfmux_tl_ck_o_p0_parents, 0x0028,
606 0x0020, 0x0024, 0, 2, -1, -1, -1),
607 MUX_GATE_CLR_SET_UPD(CK_INFRA_PCIE_GFMUX_TL_O_P1_SEL,
608 "infra_pcie_gfmux_tl_o_p1_sel",
609 infra_pcie_gfmux_tl_ck_o_p1_parents, 0x0028,
610 0x0020, 0x0024, 2, 2, -1, -1, -1),
611 MUX_GATE_CLR_SET_UPD(CK_INFRA_PCIE_GFMUX_TL_O_P2_SEL,
612 "infra_pcie_gfmux_tl_o_p2_sel",
613 infra_pcie_gfmux_tl_ck_o_p2_parents, 0x0028,
614 0x0020, 0x0024, 4, 2, -1, -1, -1),
615 MUX_GATE_CLR_SET_UPD(CK_INFRA_PCIE_GFMUX_TL_O_P3_SEL,
616 "infra_pcie_gfmux_tl_o_p3_sel",
617 infra_pcie_gfmux_tl_ck_o_p3_parents, 0x0028,
618 0x0020, 0x0024, 6, 2, -1, -1, -1),
619};
620
621static const struct mtk_clk_divider top_adj_divs[] = {
622 DIV_ADJ(CK_TOP_AUD_I2S_M, "aud_i2s_m", "aud", 0x0420, 8, 8),
623};
624
625static const struct mtk_gate_regs infra0_cg_regs = {
626 .set_ofs = 0x10,
627 .clr_ofs = 0x14,
628 .sta_ofs = 0x18,
629};
630
631static const struct mtk_gate_regs infra1_cg_regs = {
632 .set_ofs = 0x40,
633 .clr_ofs = 0x44,
634 .sta_ofs = 0x48,
635};
636
637static const struct mtk_gate_regs infra2_cg_regs = {
638 .set_ofs = 0x50,
639 .clr_ofs = 0x54,
640 .sta_ofs = 0x58,
641};
642
643static const struct mtk_gate_regs infra3_cg_regs = {
644 .set_ofs = 0x60,
645 .clr_ofs = 0x64,
646 .sta_ofs = 0x68,
647};
648
649#define GATE_INFRA0(_id, _name, _parent, _shift) \
650 { \
651 .id = _id, .name = _name, .parent_name = _parent, \
652 .regs = &infra0_cg_regs, .shift = _shift, \
653 .ops = &mtk_clk_gate_ops_setclr, \
654 }
655
656#define GATE_INFRA1(_id, _name, _parent, _shift) \
657 { \
658 .id = _id, .name = _name, .parent_name = _parent, \
659 .regs = &infra1_cg_regs, .shift = _shift, \
660 .ops = &mtk_clk_gate_ops_setclr, \
661 }
662
663#define GATE_INFRA2(_id, _name, _parent, _shift) \
664 { \
665 .id = _id, .name = _name, .parent_name = _parent, \
666 .regs = &infra2_cg_regs, .shift = _shift, \
667 .ops = &mtk_clk_gate_ops_setclr, \
668 }
669
670#define GATE_INFRA3(_id, _name, _parent, _shift) \
671 { \
672 .id = _id, .name = _name, .parent_name = _parent, \
673 .regs = &infra3_cg_regs, .shift = _shift, \
674 .ops = &mtk_clk_gate_ops_setclr, \
675 }
676
677static const struct mtk_gate infra_clks[] __initconst = {
678 /* INFRA0 */
679 GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P0,
680 "infra_pcie_peri_ck_26m_ck_p0", "infra_f26m_o0", 7),
681 GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P1,
682 "infra_pcie_peri_ck_26m_ck_p1", "infra_f26m_o0", 8),
683 GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P2,
684 "infra_pcie_peri_ck_26m_ck_p2", "infra_f26m_o0", 9),
685 GATE_INFRA0(CK_INFRA_PCIE_PERI_26M_CK_P3,
686 "infra_pcie_peri_ck_26m_ck_p3", "infra_f26m_o0", 10),
687 /* INFRA1 */
688 GATE_INFRA1(CK_INFRA_66M_GPT_BCK, "infra_hf_66m_gpt_bck",
689 "infra_66m_mck", 0),
690 GATE_INFRA1(CK_INFRA_66M_PWM_HCK, "infra_hf_66m_pwm_hck",
691 "infra_66m_mck", 1),
692 GATE_INFRA1(CK_INFRA_66M_PWM_BCK, "infra_hf_66m_pwm_bck",
693 "infra_pwm_sel", 2),
694 GATE_INFRA1(CK_INFRA_66M_PWM_CK1, "infra_hf_66m_pwm_ck1",
695 "infra_pwm_ck1_sel", 3),
696 GATE_INFRA1(CK_INFRA_66M_PWM_CK2, "infra_hf_66m_pwm_ck2",
697 "infra_pwm_ck2_sel", 4),
698 GATE_INFRA1(CK_INFRA_66M_PWM_CK3, "infra_hf_66m_pwm_ck3",
699 "infra_pwm_ck3_sel", 5),
700 GATE_INFRA1(CK_INFRA_66M_PWM_CK4, "infra_hf_66m_pwm_ck4",
701 "infra_pwm_ck4_sel", 6),
702 GATE_INFRA1(CK_INFRA_66M_PWM_CK5, "infra_hf_66m_pwm_ck5",
703 "infra_pwm_ck5_sel", 7),
704 GATE_INFRA1(CK_INFRA_66M_PWM_CK6, "infra_hf_66m_pwm_ck6",
705 "infra_pwm_ck6_sel", 8),
706 GATE_INFRA1(CK_INFRA_66M_PWM_CK7, "infra_hf_66m_pwm_ck7",
707 "infra_pwm_ck7_sel", 9),
708 GATE_INFRA1(CK_INFRA_66M_PWM_CK8, "infra_hf_66m_pwm_ck8",
709 "infra_pwm_ck8_sel", 10),
710 GATE_INFRA1(CK_INFRA_133M_CQDMA_BCK, "infra_hf_133m_cqdma_bck",
711 "infra_133m_mck", 12),
712 GATE_INFRA1(CK_INFRA_66M_AUD_SLV_BCK, "infra_66m_aud_slv_bck",
713 "infra_66m_phck", 13),
714 GATE_INFRA1(CK_INFRA_AUD_26M, "infra_f_faud_26m", "infra_ck_f26m", 14),
715 GATE_INFRA1(CK_INFRA_AUD_L, "infra_f_faud_l", "infra_faud_l_o", 15),
716 GATE_INFRA1(CK_INFRA_AUD_AUD, "infra_f_aud_aud", "infra_faud_aud_o",
717 16),
718 GATE_INFRA1(CK_INFRA_AUD_EG2, "infra_f_faud_eg2", "infra_faud_eg2_o",
719 18),
720 GATE_INFRA1(CK_INFRA_DRAMC_F26M, "infra_dramc_f26m", "infra_ck_f26m",
721 19),
722 GATE_INFRA1(CK_INFRA_133M_DBG_ACKM, "infra_hf_133m_dbg_ackm",
723 "infra_133m_mck", 20),
724 GATE_INFRA1(CK_INFRA_66M_AP_DMA_BCK, "infra_66m_ap_dma_bck",
725 "infra_66m_mck", 21),
726 GATE_INFRA1(CK_INFRA_66M_SEJ_BCK, "infra_hf_66m_sej_bck",
727 "infra_66m_mck", 29),
728 GATE_INFRA1(CK_INFRA_PRE_CK_SEJ_F13M, "infra_pre_ck_sej_f13m",
729 "infra_ck_f26m", 30),
730 GATE_INFRA1(CK_INFRA_66M_TRNG, "infra_hf_66m_trng", "infra_peri_66m_o",
731 31),
732 /* INFRA2 */
733 GATE_INFRA2(CK_INFRA_26M_THERM_SYSTEM, "infra_hf_26m_therm_system",
734 "infra_ck_f26m", 0),
735 GATE_INFRA2(CK_INFRA_I2C_BCK, "infra_i2c_bck", "infra_i2c_o", 1),
736 GATE_INFRA2(CK_INFRA_66M_UART0_PCK, "infra_hf_66m_uart0_pck",
737 "infra_66m_mck", 3),
738 GATE_INFRA2(CK_INFRA_66M_UART1_PCK, "infra_hf_66m_uart1_pck",
739 "infra_66m_mck", 4),
740 GATE_INFRA2(CK_INFRA_66M_UART2_PCK, "infra_hf_66m_uart2_pck",
741 "infra_66m_mck", 5),
742 GATE_INFRA2(CK_INFRA_52M_UART0_CK, "infra_f_52m_uart0",
743 "infra_mux_uart0_sel", 3),
744 GATE_INFRA2(CK_INFRA_52M_UART1_CK, "infra_f_52m_uart1",
745 "infra_mux_uart1_sel", 4),
746 GATE_INFRA2(CK_INFRA_52M_UART2_CK, "infra_f_52m_uart2",
747 "infra_mux_uart2_sel", 5),
748 GATE_INFRA2(CK_INFRA_NFI, "infra_f_fnfi", "infra_nfi_o", 9),
749 GATE_INFRA2(CK_INFRA_SPINFI, "infra_f_fspinfi", "infra_spinfi_o", 10),
750 GATE_INFRA2(CK_INFRA_66M_NFI_HCK, "infra_hf_66m_nfi_hck",
751 "infra_66m_mck", 11),
752 GATE_INFRA2(CK_INFRA_104M_SPI0, "infra_hf_104m_spi0",
753 "infra_mux_spi0_sel", 12),
754 GATE_INFRA2(CK_INFRA_104M_SPI1, "infra_hf_104m_spi1",
755 "infra_mux_spi1_sel", 13),
756 GATE_INFRA2(CK_INFRA_104M_SPI2_BCK, "infra_hf_104m_spi2_bck",
757 "infra_mux_spi2_sel", 14),
758 GATE_INFRA2(CK_INFRA_66M_SPI0_HCK, "infra_hf_66m_spi0_hck",
759 "infra_66m_mck", 15),
760 GATE_INFRA2(CK_INFRA_66M_SPI1_HCK, "infra_hf_66m_spi1_hck",
761 "infra_66m_mck", 16),
762 GATE_INFRA2(CK_INFRA_66M_SPI2_HCK, "infra_hf_66m_spi2_hck",
763 "infra_66m_mck", 17),
764 GATE_INFRA2(CK_INFRA_66M_FLASHIF_AXI, "infra_hf_66m_flashif_axi",
765 "infra_66m_mck", 18),
766 GATE_INFRA2(CK_INFRA_RTC, "infra_f_frtc", "infra_lb_mux_frtc", 19),
767 GATE_INFRA2(CK_INFRA_26M_ADC_BCK, "infra_f_26m_adc_bck",
768 "infra_f26m_o1", 20),
769 GATE_INFRA2(CK_INFRA_RC_ADC, "infra_f_frc_adc", "infra_f_26m_adc_bck",
770 21),
771 GATE_INFRA2(CK_INFRA_MSDC400, "infra_f_fmsdc400", "infra_fmsdc400_o",
772 22),
773 GATE_INFRA2(CK_INFRA_MSDC2_HCK, "infra_f_fmsdc2_hck",
774 "infra_fmsdc2_hck_occ", 23),
775 GATE_INFRA2(CK_INFRA_133M_MSDC_0_HCK, "infra_hf_133m_msdc_0_hck",
776 "infra_peri_133m", 24),
777 GATE_INFRA2(CK_INFRA_66M_MSDC_0_HCK, "infra_66m_msdc_0_hck",
778 "infra_66m_phck", 25),
779 GATE_INFRA2(CK_INFRA_133M_CPUM_BCK, "infra_hf_133m_cpum_bck",
780 "infra_133m_mck", 26),
781 GATE_INFRA2(CK_INFRA_BIST2FPC, "infra_hf_fbist2fpc", "infra_nfi_o", 27),
782 GATE_INFRA2(CK_INFRA_I2C_X16W_MCK_CK_P1, "infra_hf_i2c_x16w_mck_ck_p1",
783 "infra_133m_mck", 29),
784 GATE_INFRA2(CK_INFRA_I2C_X16W_PCK_CK_P1, "infra_hf_i2c_x16w_pck_ck_p1",
785 "infra_66m_phck", 31),
786 /* INFRA3 */
787 GATE_INFRA3(CK_INFRA_133M_USB_HCK, "infra_133m_usb_hck",
788 "infra_133m_phck", 0),
789 GATE_INFRA3(CK_INFRA_133M_USB_HCK_CK_P1, "infra_133m_usb_hck_ck_p1",
790 "infra_133m_phck", 1),
791 GATE_INFRA3(CK_INFRA_66M_USB_HCK, "infra_66m_usb_hck", "infra_66m_phck",
792 2),
793 GATE_INFRA3(CK_INFRA_66M_USB_HCK_CK_P1, "infra_66m_usb_hck_ck_p1",
794 "infra_66m_phck", 3),
795 GATE_INFRA3(CK_INFRA_USB_SYS, "infra_usb_sys", "infra_usb_sys_o", 4),
796 GATE_INFRA3(CK_INFRA_USB_SYS_CK_P1, "infra_usb_sys_ck_p1",
797 "infra_usb_sys_o_p1", 5),
798 GATE_INFRA3(CK_INFRA_USB_REF, "infra_usb_ref", "infra_usb_o", 6),
799 GATE_INFRA3(CK_INFRA_USB_CK_P1, "infra_usb_ck_p1", "infra_usb_o_p1", 7),
800 GATE_INFRA3(CK_INFRA_USB_FRMCNT, "infra_usb_frmcnt",
801 "infra_usb_frmcnt_o", 8),
802 GATE_INFRA3(CK_INFRA_USB_FRMCNT_CK_P1, "infra_usb_frmcnt_ck_p1",
803 "infra_usb_frmcnt_o_p1", 9),
804 GATE_INFRA3(CK_INFRA_USB_PIPE, "infra_usb_pipe", "infra_usb_pipe_o",
805 10),
806 GATE_INFRA3(CK_INFRA_USB_PIPE_CK_P1, "infra_usb_pipe_ck_p1",
807 "infra_usb_pipe_o_p1", 11),
808 GATE_INFRA3(CK_INFRA_USB_UTMI, "infra_usb_utmi", "infra_usb_utmi_o",
809 12),
810 GATE_INFRA3(CK_INFRA_USB_UTMI_CK_P1, "infra_usb_utmi_ck_p1",
811 "infra_usb_utmi_o_p1", 13),
812 GATE_INFRA3(CK_INFRA_USB_XHCI, "infra_usb_xhci", "infra_usb_xhci_o",
813 14),
814 GATE_INFRA3(CK_INFRA_USB_XHCI_CK_P1, "infra_usb_xhci_ck_p1",
815 "infra_usb_xhci_o_p1", 15),
816 GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P0, "infra_pcie_gfmux_tl_ck_p0",
817 "infra_pcie_gfmux_tl_o_p0_sel", 20),
818 GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P1, "infra_pcie_gfmux_tl_ck_p1",
819 "infra_pcie_gfmux_tl_o_p1_sel", 21),
820 GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P2, "infra_pcie_gfmux_tl_ck_p2",
821 "infra_pcie_gfmux_tl_o_p2_sel", 22),
822 GATE_INFRA3(CK_INFRA_PCIE_GFMUX_TL_P3, "infra_pcie_gfmux_tl_ck_p3",
823 "infra_pcie_gfmux_tl_o_p3_sel", 23),
824 GATE_INFRA3(CK_INFRA_PCIE_PIPE_P0, "infra_pcie_pipe_ck_p0",
825 "infra_pcie_pipe_ck_occ_p0", 24),
826 GATE_INFRA3(CK_INFRA_PCIE_PIPE_P1, "infra_pcie_pipe_ck_p1",
827 "infra_pcie_pipe_ck_occ_p1", 25),
828 GATE_INFRA3(CK_INFRA_PCIE_PIPE_P2, "infra_pcie_pipe_ck_p2",
829 "infra_pcie_pipe_ck_occ_p2", 26),
830 GATE_INFRA3(CK_INFRA_PCIE_PIPE_P3, "infra_pcie_pipe_ck_p3",
831 "infra_pcie_pipe_ck_occ_p3", 27),
832 GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P0, "infra_133m_pcie_ck_p0",
833 "infra_133m_phck", 28),
834 GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P1, "infra_133m_pcie_ck_p1",
835 "infra_133m_phck", 29),
836 GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P2, "infra_133m_pcie_ck_p2",
837 "infra_133m_phck", 30),
838 GATE_INFRA3(CK_INFRA_133M_PCIE_CK_P3, "infra_133m_pcie_ck_p3",
839 "infra_133m_phck", 31),
840};
841
842static const struct mtk_gate_regs sgmii0_cg_regs = {
843 .set_ofs = 0xE4,
844 .clr_ofs = 0xE4,
845 .sta_ofs = 0xE4,
846};
847
848#define GATE_SGMII0(_id, _name, _parent, _shift) \
849 { \
850 .id = _id, .name = _name, .parent_name = _parent, \
851 .regs = &sgmii0_cg_regs, .shift = _shift, \
852 .ops = &mtk_clk_gate_ops_no_setclr_inv, \
853 }
854
855static const struct mtk_gate sgmii0_clks[] __initconst = {
856 GATE_SGMII0(CK_SGM0_TX_EN, "sgm0_tx_en", "clkxtal", 2),
857 GATE_SGMII0(CK_SGM0_RX_EN, "sgm0_rx_en", "clkxtal", 3),
858};
859
860static const struct mtk_gate_regs sgmii1_cg_regs = {
861 .set_ofs = 0xE4,
862 .clr_ofs = 0xE4,
863 .sta_ofs = 0xE4,
864};
865
866#define GATE_SGMII1(_id, _name, _parent, _shift) \
867 { \
868 .id = _id, .name = _name, .parent_name = _parent, \
869 .regs = &sgmii1_cg_regs, .shift = _shift, \
870 .ops = &mtk_clk_gate_ops_no_setclr_inv, \
871 }
872
873static const struct mtk_gate sgmii1_clks[] __initconst = {
874 GATE_SGMII1(CK_SGM1_TX_EN, "sgm1_tx_en", "clkxtal", 2),
875 GATE_SGMII1(CK_SGM1_RX_EN, "sgm1_rx_en", "clkxtal", 3),
876};
877
878static const struct mtk_gate_regs ethdma_cg_regs = {
879 .set_ofs = 0x30,
880 .clr_ofs = 0x30,
881 .sta_ofs = 0x30,
882};
883
884#define GATE_ETHDMA(_id, _name, _parent, _shift) \
885 { \
886 .id = _id, .name = _name, .parent_name = _parent, \
887 .regs = &ethdma_cg_regs, .shift = _shift, \
888 .ops = &mtk_clk_gate_ops_no_setclr_inv, \
889 }
890
891static const struct mtk_gate ethdma_clks[] __initconst = {
892 GATE_ETHDMA(CK_ETHDMA_XGP1_EN, "ethdma_xgp1_en", "clkxtal", 0),
893 GATE_ETHDMA(CK_ETHDMA_XGP2_EN, "ethdma_xgp2_en", "clkxtal", 1),
894 GATE_ETHDMA(CK_ETHDMA_XGP3_EN, "ethdma_xgp3_en", "clkxtal", 2),
895 GATE_ETHDMA(CK_ETHDMA_FE_EN, "ethdma_fe_en", "netsys_2x", 6),
896 GATE_ETHDMA(CK_ETHDMA_GP2_EN, "ethdma_gp2_en", "clkxtal", 7),
897 GATE_ETHDMA(CK_ETHDMA_GP1_EN, "ethdma_gp1_en", "clkxtal", 8),
898 GATE_ETHDMA(CK_ETHDMA_GP3_EN, "ethdma_gp3_en", "clkxtal", 10),
899 GATE_ETHDMA(CK_ETHDMA_ESW_EN, "ethdma_esw_en", "netsys_gsw", 16),
900 GATE_ETHDMA(CK_ETHDMA_CRYPT0_EN, "ethdma_crypt0_en", "eip197", 29),
901};
902
903static const struct mtk_gate_regs ethwarp_cg_regs = {
904 .set_ofs = 0x14,
905 .clr_ofs = 0x14,
906 .sta_ofs = 0x14,
907};
908
909#define GATE_ETHWARP(_id, _name, _parent, _shift) \
910 { \
911 .id = _id, .name = _name, .parent_name = _parent, \
912 .regs = &ethwarp_cg_regs, .shift = _shift, \
913 .ops = &mtk_clk_gate_ops_no_setclr_inv, \
914 }
915
916static const struct mtk_gate ethwarp_clks[] __initconst = {
917 GATE_ETHWARP(CK_ETHWARP_WOCPU2_EN, "ethwarp_wocpu2_en",
918 "netsys_wed_mcu", 13),
919 GATE_ETHWARP(CK_ETHWARP_WOCPU1_EN, "ethwarp_wocpu1_en",
920 "netsys_wed_mcu", 14),
921 GATE_ETHWARP(CK_ETHWARP_WOCPU0_EN, "ethwarp_wocpu0_en",
922 "netsys_wed_mcu", 15),
923};
924
925#define MT7988_PLL_FMAX (2500UL * MHZ)
926#define MT7988_PCW_CHG_SHIFT 2
927
928#define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _rst_bar_mask, \
929 _pcwbits, _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg, \
930 _tuner_en_bit, _pcw_reg, _pcw_shift, _pcw_chg_reg, _div_table, \
931 _parent_name) \
932 { \
933 .id = _id, .name = _name, .reg = _reg, .pwr_reg = _pwr_reg, \
934 .en_mask = _en_mask, .flags = _flags, \
935 .rst_bar_mask = BIT(_rst_bar_mask), .fmax = MT7988_PLL_FMAX, \
936 .pcwbits = _pcwbits, .pd_reg = _pd_reg, .pd_shift = _pd_shift, \
937 .tuner_reg = _tuner_reg, .tuner_en_reg = _tuner_en_reg, \
938 .tuner_en_bit = _tuner_en_bit, .pcw_reg = _pcw_reg, \
939 .pcw_shift = _pcw_shift, .pcw_chg_reg = _pcw_chg_reg, \
940 .pcw_chg_shift = MT7988_PCW_CHG_SHIFT, \
941 .div_table = _div_table, .parent_name = _parent_name, \
942 }
943
944#define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _rst_bar_mask, \
945 _pcwbits, _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg, \
946 _tuner_en_bit, _pcw_reg, _pcw_shift, _pcw_chg_reg, _parent_name) \
947 PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _rst_bar_mask, \
948 _pcwbits, _pd_reg, _pd_shift, _tuner_reg, _tuner_en_reg, \
949 _tuner_en_bit, _pcw_reg, _pcw_shift, _pcw_chg_reg, NULL, \
950 _parent_name)
951
952static const struct mtk_pll_data plls[] = {
953 PLL(CK_APMIXED_NETSYSPLL, "netsyspll", 0x0104, 0x0110, 0x00000001, 0, 0,
954 32, 0x0104, 4, 0, 0, 0, 0x0108, 0, 0x0104, "clkxtal"),
955 PLL(CK_APMIXED_MPLL, "mpll", 0x0114, 0x0120, 0xff000001, HAVE_RST_BAR,
956 23, 32, 0x0114, 4, 0, 0, 0, 0x0118, 0, 0x0114, "clkxtal"),
957 PLL(CK_APMIXED_MMPLL, "mmpll", 0x0124, 0x0130, 0xff000001, HAVE_RST_BAR,
958 23, 32, 0x0124, 4, 0, 0, 0, 0x0128, 0, 0x0124, "clkxtal"),
959 PLL(CK_APMIXED_APLL2, "apll2", 0x0134, 0x0140, 0x00000001, 0, 0, 32,
960 0x0134, 4, 0x0704, 0x0700, 1, 0x0138, 0, 0x0134, "clkxtal"),
961 PLL(CK_APMIXED_NET1PLL, "net1pll", 0x0144, 0x0150, 0xff000001,
962 HAVE_RST_BAR, 23, 32, 0x0144, 4, 0, 0, 0, 0x0148, 0, 0x0144,
963 "clkxtal"),
964 PLL(CK_APMIXED_NET2PLL, "net2pll", 0x0154, 0x0160, 0xff000001,
965 HAVE_RST_BAR, 23, 32, 0x0154, 4, 0, 0, 0, 0x0158, 0, 0x0154,
966 "clkxtal"),
967 PLL(CK_APMIXED_WEDMCUPLL, "wedmcupll", 0x0164, 0x0170, 0x00000001, 0, 0,
968 32, 0x0164, 4, 0, 0, 0, 0x0168, 0, 0x0164, "clkxtal"),
969 PLL(CK_APMIXED_SGMPLL, "sgmpll", 0x0174, 0x0180, 0x00000001, 0, 0, 32,
970 0x0174, 4, 0, 0, 0, 0x0178, 0, 0x0174, "clkxtal"),
971 PLL(CK_APMIXED_ARM_B, "arm_b", 0x0204, 0x0210, 0xff000001, HAVE_RST_BAR,
972 23, 32, 0x0204, 4, 0, 0, 0, 0x0208, 0, 0x0204, "clkxtal"),
973 PLL(CK_APMIXED_CCIPLL2_B, "ccipll2_b", 0x0214, 0x0220, 0xff000001,
974 HAVE_RST_BAR, 23, 32, 0x0214, 4, 0, 0, 0, 0x0218, 0, 0x0214,
975 "clkxtal"),
976 PLL(CK_APMIXED_USXGMIIPLL, "usxgmiipll", 0x0304, 0x0310, 0xff000001,
977 HAVE_RST_BAR, 23, 32, 0x0304, 4, 0, 0, 0, 0x0308, 0, 0x0304,
978 "clkxtal"),
979 PLL(CK_APMIXED_MSDCPLL, "msdcpll", 0x0314, 0x0320, 0x00000001, 0, 0, 32,
980 0x0314, 4, 0, 0, 0, 0x0318, 0, 0x0314, "clkxtal"),
981};
982
983static struct clk_onecell_data *mt7988_top_clk_data __initdata;
984static struct clk_onecell_data *mt7988_pll_clk_data __initdata;
985
986static void __init mtk_clk_enable_critical(void)
987{
988 if (!mt7988_top_clk_data || !mt7988_pll_clk_data)
989 return;
990
991 clk_prepare_enable(mt7988_pll_clk_data->clks[CK_APMIXED_ARM_B]);
992 clk_prepare_enable(mt7988_top_clk_data->clks[CK_TOP_SYSAXI_SEL]);
993 clk_prepare_enable(mt7988_top_clk_data->clks[CK_TOP_SYSAPB_SEL]);
994 clk_prepare_enable(mt7988_top_clk_data->clks[CK_TOP_DRAMC_SEL]);
995 clk_prepare_enable(mt7988_top_clk_data->clks[CK_TOP_DRAMC_MD32_SEL]);
996 clk_prepare_enable(mt7988_top_clk_data->clks[CK_TOP_INFRA_F26M_SEL]);
997}
998
999static void __init mtk_infracfg_init(struct device_node *node)
1000{
1001 int r;
1002
1003 mt7988_top_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR_CLK);
1004
1005 mtk_clk_register_factors(infra_divs, ARRAY_SIZE(infra_divs),
1006 mt7988_top_clk_data);
1007
1008 r = of_clk_add_provider(node, of_clk_src_onecell_get,
1009 mt7988_top_clk_data);
1010
1011 if (r)
1012 pr_err("%s(): could not register clock provider: %d\n",
1013 __func__, r);
1014
1015 mtk_clk_enable_critical();
1016}
1017CLK_OF_DECLARE(mtk_infracfg, "mediatek,mt7988-infracfg", mtk_infracfg_init);
1018
1019static void __init mtk_topckgen_init(struct device_node *node)
1020{
1021 int r;
1022 void __iomem *base;
1023
1024 base = of_iomap(node, 0);
1025 if (!base) {
1026 pr_err("%s(): ioremap failed\n", __func__);
1027 return;
1028 }
1029
1030 mt7988_top_clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
1031
1032 mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs),
1033 mt7988_top_clk_data);
1034 mtk_clk_register_muxes(top_muxes, ARRAY_SIZE(top_muxes), node,
1035 &mt7988_clk_lock, mt7988_top_clk_data);
1036 mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs), base,
1037 &mt7988_clk_lock, mt7988_top_clk_data);
1038
1039 r = of_clk_add_provider(node, of_clk_src_onecell_get,
1040 mt7988_top_clk_data);
1041
1042 if (r)
1043 pr_err("%s(): could not register clock provider: %d\n",
1044 __func__, r);
1045
1046 mtk_clk_enable_critical();
1047}
1048CLK_OF_DECLARE(mtk_topckgen, "mediatek,mt7988-topckgen", mtk_topckgen_init);
1049
1050static void __init mtk_infracfg_ao_init(struct device_node *node)
1051{
1052 struct clk_onecell_data *clk_data;
1053 int r;
1054 void __iomem *base;
1055
1056 base = of_iomap(node, 0);
1057 if (!base) {
1058 pr_err("%s(): ioremap failed\n", __func__);
1059 return;
1060 }
1061
1062 clk_data = mtk_alloc_clk_data(CLK_INFRA_AO_NR_CLK);
1063
1064 mtk_clk_register_muxes(infra_muxes, ARRAY_SIZE(infra_muxes), node,
1065 &mt7988_clk_lock, clk_data);
1066 mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
1067 clk_data);
1068
1069 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1070
1071 if (r)
1072 pr_err("%s(): could not register clock provider: %d\n",
1073 __func__, r);
1074}
1075CLK_OF_DECLARE(mtk_infracfg_ao, "mediatek,mt7988-infracfg_ao",
1076 mtk_infracfg_ao_init);
1077
1078static void __init mtk_apmixedsys_init(struct device_node *node)
1079{
1080 int r;
1081
1082 mt7988_pll_clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
1083
1084 mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls),
1085 mt7988_pll_clk_data);
1086
1087 r = of_clk_add_provider(node, of_clk_src_onecell_get,
1088 mt7988_pll_clk_data);
1089
1090 if (r)
1091 pr_err("%s(): could not register clock provider: %d\n",
1092 __func__, r);
1093
1094 mtk_clk_enable_critical();
1095}
1096CLK_OF_DECLARE(mtk_apmixedsys, "mediatek,mt7988-apmixedsys",
1097 mtk_apmixedsys_init);
1098
1099static void __init mtk_mcusys_init(struct device_node *node)
1100{
1101 struct clk_onecell_data *clk_data;
1102 int r;
1103 void __iomem *base;
1104
1105 base = of_iomap(node, 0);
1106 if (!base) {
1107 pr_err("%s(): ioremap failed\n", __func__);
1108 return;
1109 }
1110
1111 clk_data = mtk_alloc_clk_data(CLK_MCU_NR_CLK);
1112 mtk_clk_register_composites(mcu_muxes, ARRAY_SIZE(mcu_muxes), base,
1113 &mt7988_clk_lock, clk_data);
1114
1115 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1116
1117 if (r)
1118 pr_err("%s(): could not register clock provider: %d\n",
1119 __func__, r);
1120}
1121CLK_OF_DECLARE(mtk_mcusys, "mediatek,mt7988-mcusys", mtk_mcusys_init);
1122
1123static void __init mtk_sgmiisys_0_init(struct device_node *node)
1124{
1125 struct clk_onecell_data *clk_data;
1126 int r;
1127
1128 clk_data = mtk_alloc_clk_data(CLK_SGMII0_NR_CLK);
1129
1130 mtk_clk_register_gates(node, sgmii0_clks, ARRAY_SIZE(sgmii0_clks),
1131 clk_data);
1132
1133 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1134
1135 if (r)
1136 pr_err("%s(): could not register clock provider: %d\n",
1137 __func__, r);
1138}
1139CLK_OF_DECLARE(mtk_sgmiisys_0, "mediatek,mt7988-sgmiisys_0",
1140 mtk_sgmiisys_0_init);
1141
1142static void __init mtk_sgmiisys_1_init(struct device_node *node)
1143{
1144 struct clk_onecell_data *clk_data;
1145 int r;
1146
1147 clk_data = mtk_alloc_clk_data(CLK_SGMII1_NR_CLK);
1148
1149 mtk_clk_register_gates(node, sgmii1_clks, ARRAY_SIZE(sgmii1_clks),
1150 clk_data);
1151
1152 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1153
1154 if (r)
1155 pr_err("%s(): could not register clock provider: %d\n",
1156 __func__, r);
1157}
1158CLK_OF_DECLARE(mtk_sgmiisys_1, "mediatek,mt7988-sgmiisys_1",
1159 mtk_sgmiisys_1_init);
1160
1161static void __init mtk_ethdma_init(struct device_node *node)
1162{
1163 struct clk_onecell_data *clk_data;
1164 int r;
1165
1166 clk_data = mtk_alloc_clk_data(CLK_ETHDMA_NR_CLK);
1167
1168 mtk_clk_register_gates(node, ethdma_clks, ARRAY_SIZE(ethdma_clks),
1169 clk_data);
1170
1171 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1172
1173 if (r)
1174 pr_err("%s(): could not register clock provider: %d\n",
1175 __func__, r);
1176}
1177CLK_OF_DECLARE(mtk_ethdma, "mediatek,mt7988-ethsys", mtk_ethdma_init);
1178
1179static void __init mtk_ethwarp_init(struct device_node *node)
1180{
1181 struct clk_onecell_data *clk_data;
1182 int r;
1183
1184 clk_data = mtk_alloc_clk_data(CLK_ETHWARP_NR_CLK);
1185
1186 mtk_clk_register_gates(node, ethwarp_clks, ARRAY_SIZE(ethwarp_clks),
1187 clk_data);
1188
1189 r = of_clk_add_provider(node, of_clk_src_onecell_get, clk_data);
1190
1191 if (r)
1192 pr_err("%s(): could not register clock provider: %d\n",
1193 __func__, r);
1194}
1195CLK_OF_DECLARE(mtk_ethwarp, "mediatek,mt7988-ethwarp", mtk_ethwarp_init);