blob: d9af44dcbdb9dd5b0d6255d8f980754286583ba1 [file] [log] [blame]
developerd8e6faf2022-11-10 18:00:47 +08001diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.c b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
2index 4075ec2..524c5d9 100644
3--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.c
4+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
5@@ -1796,17 +1796,17 @@ static int mtk_poll_rx(struct napi_struct *napi, int budget,
6 skb_checksum_none_assert(skb);
7 skb->protocol = eth_type_trans(skb, netdev);
8
developer231d3ac2023-03-15 10:25:01 +08009-#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2)
developerd8e6faf2022-11-10 18:00:47 +080010- hash = trxd.rxd5 & MTK_RXD5_FOE_ENTRY_V2;
developer231d3ac2023-03-15 10:25:01 +080011+#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developerd8e6faf2022-11-10 18:00:47 +080012+ hash = trxd.rxd5 & MTK_RXD5_FOE_ENTRY_V2;
13 #else
14- hash = trxd.rxd4 & MTK_RXD4_FOE_ENTRY;
15+ hash = trxd.rxd4 & MTK_RXD4_FOE_ENTRY;
16 #endif
17 if (hash != MTK_RXD4_FOE_ENTRY) {
18 hash = jhash_1word(hash, 0);
19 skb_set_hash(skb, hash, PKT_HASH_TYPE_L4);
20 }
21
developer231d3ac2023-03-15 10:25:01 +080022-#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2)
23+#if defined(CONFIG_MEDIATEK_NETSYS_RX_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developerd8e6faf2022-11-10 18:00:47 +080024 reason = FIELD_GET(MTK_RXD5_PPE_CPU_REASON_V2, trxd.rxd5);
25 if (reason == MTK_PPE_CPU_REASON_HIT_UNBIND_RATE_REACHED) {
26 for (i = 0; i < eth->ppe_num; i++) {
developerc693c152022-12-02 09:38:46 +080027@@ -4448,7 +4448,8 @@ static int mtk_probe(struct platform_device *pdev)
28
29 for (i = 0; i < eth->ppe_num; i++) {
30 eth->ppe[i] = mtk_ppe_init(eth,
31- eth->base + MTK_ETH_PPE_BASE + i * 0x400,
32+ eth->base + MTK_ETH_PPE_BASE +
33+ (i == 2 ? 0xC00 : i * 0x400),
34 2, eth->soc->hash_way, i,
35 eth->soc->has_accounting);
36 if (!eth->ppe[i]) {
developer1fb19c92023-03-07 23:45:23 +080037@@ -4626,13 +4626,16 @@ static const struct mtk_soc_data mt7988_data = {
developerd8e6faf2022-11-10 18:00:47 +080038 .required_clks = MT7988_CLKS_BITMAP,
39 .required_pctl = false,
40 .has_sram = true,
41+ .has_accounting = true,
42+ .hash_way = 4,
43+ .offload_version = 2,
developer16b22152023-06-01 13:48:39 +080044 .rss_num = 4,
developerd8e6faf2022-11-10 18:00:47 +080045 .txrx = {
46 .txd_size = sizeof(struct mtk_tx_dma_v2),
47 .rxd_size = sizeof(struct mtk_rx_dma_v2),
developer1fb19c92023-03-07 23:45:23 +080048 .rx_dma_l4_valid = RX_DMA_L4_VALID_V2,
developerd8e6faf2022-11-10 18:00:47 +080049 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
50 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
developer1fb19c92023-03-07 23:45:23 +080051 .qdma_tx_sch = 4,
developerd8e6faf2022-11-10 18:00:47 +080052 },
53 };
developerd8e6faf2022-11-10 18:00:47 +080054diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.h b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
55index 5b39d87..94bd423 100644
56--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.h
57+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
developerc693c152022-12-02 09:38:46 +080058@@ -118,7 +118,8 @@
developerd8e6faf2022-11-10 18:00:47 +080059 #define MTK_GDMA_UCS_EN BIT(20)
60 #define MTK_GDMA_STRP_CRC BIT(16)
61 #define MTK_GDMA_TO_PDMA 0x0
62-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
63+#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
64 #define MTK_GDMA_TO_PPE0 0x3333
65 #define MTK_GDMA_TO_PPE1 0x4444
developerc693c152022-12-02 09:38:46 +080066+#define MTK_GMAC_TO_PPE2 0xcccc
developerd8e6faf2022-11-10 18:00:47 +080067 #else
68diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.c b/drivers/net/ethernet/mediatek/mtk_ppe.c
69index 98f61fe..bd504d4 100755
70--- a/drivers/net/ethernet/mediatek/mtk_ppe.c
71+++ b/drivers/net/ethernet/mediatek/mtk_ppe.c
72@@ -211,7 +211,7 @@ int mtk_foe_entry_prepare(struct mtk_foe_entry *entry, int type, int l4proto,
73 MTK_FOE_IB1_BIND_CACHE;
74 entry->ib1 = val;
75
76-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
77+#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
78 val = FIELD_PREP(MTK_FOE_IB2_PORT_AG, 0xf) |
79 #else
80 val = FIELD_PREP(MTK_FOE_IB2_PORT_MG, 0x3f) |
81@@ -403,7 +403,7 @@ int mtk_foe_entry_set_wdma(struct mtk_foe_entry *entry, int wdma_idx, int txq,
82
83 *ib2 &= ~MTK_FOE_IB2_PORT_MG;
84 *ib2 |= MTK_FOE_IB2_WDMA_WINFO;
85-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
86+#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
87 *ib2 |= FIELD_PREP(MTK_FOE_IB2_RX_IDX, txq);
88
89 l2->winfo = FIELD_PREP(MTK_FOE_WINFO_WCID, wcid) |
developerc693c152022-12-02 09:38:46 +080090@@ -422,11 +422,16 @@ int mtk_foe_entry_set_wdma(struct mtk_foe_entry *entry, int wdma_idx, int txq,
91
92 int mtk_foe_entry_set_qid(struct mtk_foe_entry *entry, int qid)
93 {
94+ struct mtk_foe_mac_info *l2 = mtk_foe_entry_l2(entry);
95 u32 *ib2 = mtk_foe_entry_ib2(entry);
96
97 *ib2 &= ~MTK_FOE_IB2_QID;
98 *ib2 |= FIELD_PREP(MTK_FOE_IB2_QID, qid);
99+#if defined(CONFIG_MEDIATEK_NETSYS_V3)
100+ l2->tport_id = 1;
101+#else
102 *ib2 |= MTK_FOE_IB2_PSE_QOS;
103+#endif
104
105 return 0;
106 }
developerd8e6faf2022-11-10 18:00:47 +0800107@@ -867,13 +867,16 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
108 mtk_ppe_init_foe_table(ppe);
109 ppe_w32(ppe, MTK_PPE_TB_BASE, ppe->foe_phys);
110
111- val = MTK_PPE_TB_CFG_ENTRY_80B |
112+ val =
113+#if !defined(CONFIG_MEDIATEK_NETSYS_V3)
114+ MTK_PPE_TB_CFG_ENTRY_80B |
115+#endif
116 MTK_PPE_TB_CFG_AGE_NON_L4 |
117 MTK_PPE_TB_CFG_AGE_UNBIND |
118 MTK_PPE_TB_CFG_AGE_TCP |
119 MTK_PPE_TB_CFG_AGE_UDP |
120 MTK_PPE_TB_CFG_AGE_TCP_FIN |
121-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
122+#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
123 MTK_PPE_TB_CFG_INFO_SEL |
124 #endif
125 FIELD_PREP(MTK_PPE_TB_CFG_SEARCH_MISS,
126@@ -937,7 +940,7 @@ int mtk_ppe_start(struct mtk_ppe *ppe)
127
128 ppe_w32(ppe, MTK_PPE_DEFAULT_CPU_PORT, 0);
129
130-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
131+#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
132 ppe_w32(ppe, MTK_PPE_DEFAULT_CPU_PORT1, 0xcb777);
133 ppe_w32(ppe, MTK_PPE_SBW_CTRL, 0x7f);
134 #endif
135diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.h b/drivers/net/ethernet/mediatek/mtk_ppe.h
136index 703b2bd..03b4dfb 100644
137--- a/drivers/net/ethernet/mediatek/mtk_ppe.h
138+++ b/drivers/net/ethernet/mediatek/mtk_ppe.h
developerc693c152022-12-02 09:38:46 +0800139@@ -8,7 +8,10 @@
developerd8e6faf2022-11-10 18:00:47 +0800140 #include <linux/bitfield.h>
141 #include <linux/rhashtable.h>
142
143-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
developerc693c152022-12-02 09:38:46 +0800144+#if defined(CONFIG_MEDIATEK_NETSYS_V3)
145+#define MTK_MAX_PPE_NUM 3
146+#define MTK_ETH_PPE_BASE 0x2000
147+#elif defined(CONFIG_MEDIATEK_NETSYS_V2)
developerd8e6faf2022-11-10 18:00:47 +0800148 #define MTK_MAX_PPE_NUM 2
149 #define MTK_ETH_PPE_BASE 0x2000
150 #else
151@@ -22,7 +22,7 @@
152 #define MTK_PPE_WAIT_TIMEOUT_US 1000000
153
154 #define MTK_FOE_IB1_UNBIND_TIMESTAMP GENMASK(7, 0)
155-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
156+#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
157 #define MTK_FOE_IB1_UNBIND_SRC_PORT GENMASK(11, 8)
158 #define MTK_FOE_IB1_UNBIND_PACKETS GENMASK(19, 12)
159 #define MTK_FOE_IB1_UNBIND_PREBIND BIT(22)
160@@ -70,7 +70,7 @@ enum {
161 MTK_PPE_PKT_TYPE_IPV6_6RD = 7,
162 };
163
164-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
165+#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
166 #define MTK_FOE_IB2_QID GENMASK(6, 0)
167 #define MTK_FOE_IB2_PORT_MG BIT(7)
168 #define MTK_FOE_IB2_PSE_QOS BIT(8)
169@@ -98,7 +98,18 @@ enum {
170
171 #define MTK_FOE_IB2_DSCP GENMASK(31, 24)
172
173-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
174+#if defined(CONFIG_MEDIATEK_NETSYS_V3)
175+#define MTK_FOE_WINFO_WCID GENMASK(15, 0)
176+#define MTK_FOE_WINFO_BSS GENMASK(23, 16)
177+
178+#define MTK_FOE_WINFO_PAO_USR_INFO GENMASK(15, 0)
179+#define MTK_FOE_WINFO_PAO_TID GENMASK(19, 16)
180+#define MTK_FOE_WINFO_PAO_IS_FIXEDRATE BIT(20)
181+#define MTK_FOE_WINFO_PAO_IS_PRIOR BIT(21)
182+#define MTK_FOE_WINFO_PAO_IS_SP BIT(22)
183+#define MTK_FOE_WINFO_PAO_HF BIT(23)
184+#define MTK_FOE_WINFO_PAO_AMSDU_EN BIT(24)
185+#elif defined(CONFIG_MEDIATEK_NETSYS_V2)
186 #define MTK_FOE_WINFO_BSS GENMASK(5, 0)
187 #define MTK_FOE_WINFO_WCID GENMASK(15, 6)
188 #else
developerc693c152022-12-02 09:38:46 +0800189@@ -128,7 +139,17 @@ struct mtk_foe_mac_info {
developerd8e6faf2022-11-10 18:00:47 +0800190 u16 pppoe_id;
191 u16 src_mac_lo;
192
193-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
194+#if defined(CONFIG_MEDIATEK_NETSYS_V3)
195+ u16 minfo;
196+ u16 resv1;
197+ u32 winfo;
198+ u32 winfo_pao;
developerc693c152022-12-02 09:38:46 +0800199+ u16 cdrt_id:8;
200+ u16 tops_entry:6;
201+ u16 resv3:2;
202+ u16 tport_id:4;
203+ u16 resv4:12;
developerd8e6faf2022-11-10 18:00:47 +0800204+#elif defined(CONFIG_MEDIATEK_NETSYS_V2)
205 u16 minfo;
206 u16 winfo;
207 #endif
208@@ -249,7 +265,9 @@ struct mtk_foe_entry {
209 struct mtk_foe_ipv4_dslite dslite;
210 struct mtk_foe_ipv6 ipv6;
211 struct mtk_foe_ipv6_6rd ipv6_6rd;
212-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
213+#if defined(CONFIG_MEDIATEK_NETSYS_V3)
214+ u32 data[31];
215+#elif defined(CONFIG_MEDIATEK_NETSYS_V2)
216 u32 data[23];
217 #else
218 u32 data[19];
219diff --git a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
220index a5bf090..0e41ff2 100755
221--- a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
222+++ b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
223@@ -195,7 +195,7 @@ mtk_flow_set_output_device(struct mtk_eth *eth, struct mtk_foe_entry *foe,
224 mtk_foe_entry_set_wdma(foe, info.wdma_idx, info.queue, info.bss,
225 info.wcid);
developerc693c152022-12-02 09:38:46 +0800226 pse_port = PSE_PPE0_PORT;
developerd8e6faf2022-11-10 18:00:47 +0800227-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
228+#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
229 if (info.wdma_idx == 0)
developerc693c152022-12-02 09:38:46 +0800230 pse_port = PSE_WDMA0_PORT;
developerd8e6faf2022-11-10 18:00:47 +0800231 else if (info.wdma_idx == 1)
developerc693c152022-12-02 09:38:46 +0800232@@ -220,6 +220,8 @@ mtk_flow_set_output_device(struct mtk_eth *eth, struct mtk_foe_entry *foe,
233 pse_port = PSE_GDM1_PORT;
234 else if (dev == eth->netdev[1])
235 pse_port = PSE_GDM2_PORT;
236+ else if (dev == eth->netdev[2])
237+ pse_port = PSE_GDM3_PORT;
238 else
239 return -EOPNOTSUPP;
240
developerd8e6faf2022-11-10 18:00:47 +0800241@@ -452,7 +452,7 @@ mtk_flow_offload_replace(struct mtk_eth *eth, struct flow_cls_offload *f)
242 return -ENOMEM;
243
244 i = 0;
245-#if defined(CONFIG_MEDIATEK_NETSYS_V2)
246+#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
247 if (idev && idev->netdev_ops->ndo_fill_receive_path) {
248 ctx.dev = idev;
249 idev->netdev_ops->ndo_fill_receive_path(&ctx, &path);