blob: 989cb6c0e25205584be64199c1e4849d3ca67a3b [file] [log] [blame]
developer73cb4d52022-09-06 15:15:57 +08001diff --git a/drivers/net/ethernet/mediatek/Makefile b/drivers/net/ethernet/mediatek/Makefile
2index 0c724a5..93cd55f 100644
3--- a/drivers/net/ethernet/mediatek/Makefile
4+++ b/drivers/net/ethernet/mediatek/Makefile
5@@ -5,7 +5,7 @@
6
7 obj-$(CONFIG_NET_MEDIATEK_SOC) += mtk_eth.o
8 mtk_eth-y := mtk_eth_soc.o mtk_sgmii.o mtk_eth_path.o mtk_eth_dbg.o mtk_eth_reset.o \
9- mtk_ppe.o mtk_ppe_debugfs.o mtk_ppe_offload.o
10+ mtk_ppe.o mtk_ppe_debugfs.o mtk_ppe_offload.o mtk_qdma_debugfs.o
11 mtk_eth-$(CONFIG_NET_MEDIATEK_SOC_WED) += mtk_wed.o
12 ifdef CONFIG_DEBUG_FS
13 mtk_eth-$(CONFIG_NET_MEDIATEK_SOC_WED) += mtk_wed_debugfs.o
14diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.c b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
15index efdd2e6..9ffc46b 100644
16--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.c
17+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.c
18@@ -3992,6 +3992,8 @@ static int mtk_probe(struct platform_device *pdev)
19 }
20
21 mtk_ppe_debugfs_init(eth);
22+
23+ mtk_qdma_debugfs_init(eth);
24 }
25
26 for (i = 0; i < MTK_MAX_DEVS; i++) {
27@@ -4101,6 +4103,7 @@ static const struct mtk_soc_data mt2701_data = {
28 .rxd_size = sizeof(struct mtk_rx_dma),
29 .dma_max_len = MTK_TX_DMA_BUF_LEN,
30 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
31+ .qdma_tx_sch = 2,
32 },
33 };
34
35@@ -4118,6 +4121,7 @@ static const struct mtk_soc_data mt7621_data = {
36 .rxd_size = sizeof(struct mtk_rx_dma),
37 .dma_max_len = MTK_TX_DMA_BUF_LEN,
38 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
39+ .qdma_tx_sch = 2,
40 },
41 };
42
43@@ -4136,6 +4140,7 @@ static const struct mtk_soc_data mt7622_data = {
44 .rxd_size = sizeof(struct mtk_rx_dma),
45 .dma_max_len = MTK_TX_DMA_BUF_LEN,
46 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
47+ .qdma_tx_sch = 2,
48 },
49 };
50
51@@ -4153,6 +4158,7 @@ static const struct mtk_soc_data mt7623_data = {
52 .rxd_size = sizeof(struct mtk_rx_dma),
53 .dma_max_len = MTK_TX_DMA_BUF_LEN,
54 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
55+ .qdma_tx_sch = 2,
56 },
57 };
58
59@@ -4187,6 +4193,7 @@ static const struct mtk_soc_data mt7986_data = {
60 .rxd_size = sizeof(struct mtk_rx_dma_v2),
61 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
62 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
63+ .qdma_tx_sch = 4,
64 },
65 };
66
67@@ -4205,6 +4212,7 @@ static const struct mtk_soc_data mt7981_data = {
68 .rxd_size = sizeof(struct mtk_rx_dma_v2),
69 .dma_max_len = MTK_TX_DMA_BUF_LEN_V2,
70 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT_V2,
71+ .qdma_tx_sch = 4,
72 },
73 };
74
75@@ -4220,6 +4228,7 @@ static const struct mtk_soc_data rt5350_data = {
76 .rxd_size = sizeof(struct mtk_rx_dma),
77 .dma_max_len = MTK_TX_DMA_BUF_LEN,
78 .dma_len_offset = MTK_TX_DMA_BUF_SHIFT,
79+ .qdma_tx_sch = 4,
80 },
81 };
82
83diff --git a/drivers/net/ethernet/mediatek/mtk_eth_soc.h b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
84index c87a823..955bb27 100644
85--- a/drivers/net/ethernet/mediatek/mtk_eth_soc.h
86+++ b/drivers/net/ethernet/mediatek/mtk_eth_soc.h
87@@ -352,10 +352,21 @@
88
89 /* QDMA TX Queue Configuration Registers */
90 #define MTK_QTX_CFG(x) (QDMA_BASE + (x * 0x10))
91+#define MTK_QTX_CFG_HW_RESV_CNT_OFFSET GENMASK(15, 8)
92+#define MTK_QTX_CFG_SW_RESV_CNT_OFFSET GENMASK(7, 0)
93 #define QDMA_RES_THRES 4
94
95 /* QDMA TX Queue Scheduler Registers */
96 #define MTK_QTX_SCH(x) (QDMA_BASE + 4 + (x * 0x10))
97+#define MTK_QTX_SCH_TX_SCH_SEL BIT(31)
98+#define MTK_QTX_SCH_TX_SCH_SEL_V2 GENMASK(31, 30)
99+#define MTK_QTX_SCH_MIN_RATE_EN BIT(27)
100+#define MTK_QTX_SCH_MIN_RATE_MAN GENMASK(26, 20)
101+#define MTK_QTX_SCH_MIN_RATE_EXP GENMASK(19, 16)
102+#define MTK_QTX_SCH_MAX_RATE_WGHT GENMASK(15, 12)
103+#define MTK_QTX_SCH_MAX_RATE_EN BIT(11)
104+#define MTK_QTX_SCH_MAX_RATE_MAN GENMASK(10, 4)
105+#define MTK_QTX_SCH_MAX_RATE_EXP GENMASK(3, 0)
106
107 /* QDMA RX Base Pointer Register */
108 #define MTK_QRX_BASE_PTR0 (QDMA_BASE + 0x100)
109@@ -373,7 +384,9 @@
110 #define MTK_QRX_DRX_IDX0 (QDMA_BASE + 0x10c)
111
112 /* QDMA Page Configuration Register */
113-#define MTK_QDMA_PAGE (QDMA_BASE + 0x1f0)
114+#define MTK_QDMA_PAGE (QDMA_BASE + 0x1f0)
115+#define MTK_QTX_CFG_PAGE GENMASK(3, 0)
116+#define MTK_QTX_PER_PAGE (16)
117
118 /* QDMA Global Configuration Register */
119 #define MTK_QDMA_GLO_CFG (QDMA_BASE + 0x204)
120@@ -410,6 +423,9 @@
121 #define FC_THRES_DROP_EN (7 << 16)
122 #define FC_THRES_MIN 0x4444
123
124+/* QDMA TX Scheduler Rate Control Register */
125+#define MTK_QDMA_TX_2SCH_BASE (QDMA_BASE + 0x214)
126+
127 /* QDMA Interrupt Status Register */
128 #define MTK_QDMA_INT_STATUS (QDMA_BASE + 0x218)
129 #if defined(CONFIG_MEDIATEK_NETSYS_V2)
130@@ -444,6 +460,11 @@
131 /* QDMA Interrupt Mask Register */
132 #define MTK_QDMA_HRED2 (QDMA_BASE + 0x244)
133
134+/* QDMA TX Queue MIB Interface Register */
135+#define MTK_QTX_MIB_IF (QDMA_BASE + 0x2bc)
136+#define MTK_MIB_ON_QTX_CFG BIT(31)
137+#define MTK_VQTX_MIB_EN BIT(28)
138+
139 /* QDMA TX Forward CPU Pointer Register */
140 #define MTK_QTX_CTX_PTR (QDMA_BASE +0x300)
141
142@@ -471,6 +492,14 @@
143 /* QDMA FQ Free Page Buffer Length Register */
144 #define MTK_QDMA_FQ_BLEN (QDMA_BASE +0x32c)
145
146+/* QDMA TX Scheduler Rate Control Register */
147+#define MTK_QDMA_TX_4SCH_BASE(x) (QDMA_BASE + 0x398 + (((x) >> 1) * 0x4))
148+#define MTK_QDMA_TX_SCH_MASK GENMASK(15, 0)
149+#define MTK_QDMA_TX_SCH_MAX_WFQ BIT(15)
150+#define MTK_QDMA_TX_SCH_RATE_EN BIT(11)
151+#define MTK_QDMA_TX_SCH_RATE_MAN GENMASK(10, 4)
152+#define MTK_QDMA_TX_SCH_RATE_EXP GENMASK(3, 0)
153+
154 /* WDMA Registers */
155 #define MTK_WDMA_DTX_PTR(x) (WDMA_BASE(x) + 0xC)
156 #define MTK_WDMA_GLO_CFG(x) (WDMA_BASE(x) + 0x204)
157@@ -1223,6 +1252,7 @@ struct mtk_soc_data {
158 u32 rxd_size;
159 u32 dma_max_len;
160 u32 dma_len_offset;
161+ u32 qdma_tx_sch;
162 } txrx;
163 };
164
165@@ -1353,6 +1383,7 @@ struct mtk_eth {
166 spinlock_t syscfg0_lock;
167 struct timer_list mtk_dma_monitor_timer;
168
developer0a320142022-09-21 23:18:01 +0800169+ u8 qos_toggle;
developer73cb4d52022-09-06 15:15:57 +0800170 u8 ppe_num;
171 struct mtk_ppe *ppe[MTK_MAX_PPE_NUM];
172 struct rhashtable flow_table;
173@@ -1412,4 +1443,6 @@ void mtk_eth_set_dma_device(struct mtk_eth *eth, struct device *dma_dev);
174
175 int mtk_ppe_debugfs_init(struct mtk_eth *eth);
176
177+int mtk_qdma_debugfs_init(struct mtk_eth *eth);
178+
179 #endif /* MTK_ETH_H */
180diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.c b/drivers/net/ethernet/mediatek/mtk_ppe.c
181index a49275f..1767823 100755
182--- a/drivers/net/ethernet/mediatek/mtk_ppe.c
183+++ b/drivers/net/ethernet/mediatek/mtk_ppe.c
184@@ -406,6 +406,16 @@ int mtk_foe_entry_set_wdma(struct mtk_foe_entry *entry, int wdma_idx, int txq,
185 return 0;
186 }
187
188+int mtk_foe_entry_set_qid(struct mtk_foe_entry *entry, int qid)
189+{
190+ u32 *ib2 = mtk_foe_entry_ib2(entry);
191+
192+ *ib2 &= ~MTK_FOE_IB2_QID;
193+ *ib2 |= FIELD_PREP(MTK_FOE_IB2_QID, qid);
194+ *ib2 |= MTK_FOE_IB2_PSE_QOS;
195+
196+ return 0;
197+}
198 static inline bool mtk_foe_entry_usable(struct mtk_foe_entry *entry)
199 {
200 return !(entry->ib1 & MTK_FOE_IB1_STATIC) &&
201diff --git a/drivers/net/ethernet/mediatek/mtk_ppe.h b/drivers/net/ethernet/mediatek/mtk_ppe.h
202index 8076e5d..c46c4d9 100644
203--- a/drivers/net/ethernet/mediatek/mtk_ppe.h
204+++ b/drivers/net/ethernet/mediatek/mtk_ppe.h
205@@ -356,6 +356,7 @@ int mtk_foe_entry_set_vlan(struct mtk_foe_entry *entry, int vid);
206 int mtk_foe_entry_set_pppoe(struct mtk_foe_entry *entry, int sid);
207 int mtk_foe_entry_set_wdma(struct mtk_foe_entry *entry, int wdma_idx, int txq,
208 int bss, int wcid);
209+int mtk_foe_entry_set_qid(struct mtk_foe_entry *entry, int qid);
210 int mtk_foe_entry_commit(struct mtk_ppe *ppe, struct mtk_flow_entry *entry);
211 void mtk_foe_entry_clear(struct mtk_ppe *ppe, struct mtk_flow_entry *entry);
212 int mtk_foe_entry_idle_time(struct mtk_ppe *ppe, struct mtk_flow_entry *entry);
213diff --git a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
214index f258539..3b17819 100755
215--- a/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
216+++ b/drivers/net/ethernet/mediatek/mtk_ppe_offload.c
developer0a320142022-09-21 23:18:01 +0800217@@ -9,6 +9,8 @@
218 #include <linux/ipv6.h>
219 #include <net/flow_offload.h>
220 #include <net/pkt_cls.h>
221+#include <net/netfilter/nf_conntrack.h>
222+#include <net/netfilter/nf_flow_table.h>
223 #include <net/dsa.h>
224 #include "mtk_eth_soc.h"
225 #include "mtk_wed.h"
226@@ -183,7 +185,7 @@ mtk_flow_get_dsa_port(struct net_device **dev)
developer73cb4d52022-09-06 15:15:57 +0800227
developer0a320142022-09-21 23:18:01 +0800228 static int
229 mtk_flow_set_output_device(struct mtk_eth *eth, struct mtk_foe_entry *foe,
230- struct net_device *dev, const u8 *dest_mac,
231+ struct net_device *dev, struct nf_conn *ct, const u8 *dest_mac,
232 int *wed_index)
233 {
234 struct mtk_wdma_info info = {};
235@@ -211,6 +211,11 @@ mtk_flow_set_output_device(struct mtk_eth *eth, struct mtk_foe_entry *foe,
236 if (dsa_port >= 0)
237 mtk_foe_entry_set_dsa(foe, dsa_port);
developer73cb4d52022-09-06 15:15:57 +0800238
developer0a320142022-09-21 23:18:01 +0800239+ if (eth->qos_toggle == 1 || ct->mark >= 6)
240+ mtk_foe_entry_set_qid(foe, ct->mark & MTK_QDMA_TX_MASK);
241+ if (eth->qos_toggle == 2 && dsa_port >= 0)
242+ mtk_foe_entry_set_qid(foe, dsa_port & MTK_QDMA_TX_MASK);
developer73cb4d52022-09-06 15:15:57 +0800243+
244 if (dev == eth->netdev[0])
245 pse_port = 1;
246 else if (dev == eth->netdev[1])
developer0a320142022-09-21 23:18:01 +0800247@@ -433,7 +443,7 @@ mtk_flow_offload_replace(struct mtk_eth *eth, struct flow_cls_offload *f)
248 if (data.pppoe.num == 1)
249 mtk_foe_entry_set_pppoe(&foe, data.pppoe.sid);
250
251- err = mtk_flow_set_output_device(eth, &foe, odev, data.eth.h_dest,
252+ err = mtk_flow_set_output_device(eth, &foe, odev, f->flow->ct, data.eth.h_dest,
253 &wed_index);
254 if (err)
255 return err;
256diff --git a/include/net/flow_offload.h b/include/net/flow_offload.h
257index 59b8736..7261b6d 100644
258--- a/include/net/flow_offload.h
259+++ b/include/net/flow_offload.h
260@@ -365,6 +378,7 @@ struct flow_cls_offload {
261 struct flow_cls_common_offload common;
262 enum flow_cls_command command;
263 unsigned long cookie;
264+ struct flow_offload *flow;
265 struct flow_rule *rule;
266 struct flow_stats stats;
267 u32 classid;
268diff --git a/net/netfilter/nf_flow_table_offload.c b/net/netfilter/nf_flow_table_offload.c
269index d94c6fb..886ced5 100644
270--- a/net/netfilter/nf_flow_table_offload.c
271+++ b/net/netfilter/nf_flow_table_offload.c
272@@ -810,11 +810,13 @@ static int nf_flow_offload_alloc(const struct flow_offload_work *offload,
273 }
274
275 static void nf_flow_offload_init(struct flow_cls_offload *cls_flow,
276+ struct flow_offload *flow,
277 __be16 proto, int priority,
278 enum flow_cls_command cmd,
279 const struct flow_offload_tuple *tuple,
280 struct netlink_ext_ack *extack)
281 {
282+ cls_flow->flow = flow;
283 cls_flow->common.protocol = proto;
284 cls_flow->common.prio = priority;
285 cls_flow->common.extack = extack;
286@@ -836,7 +838,7 @@ static int nf_flow_offload_tuple(struct nf_flowtable *flowtable,
287 __be16 proto = ETH_P_ALL;
288 int err, i = 0;
289
290- nf_flow_offload_init(&cls_flow, proto, priority, cmd,
291+ nf_flow_offload_init(&cls_flow, flow, proto, priority, cmd,
292 &flow->tuplehash[dir].tuple, &extack);
293 if (cmd == FLOW_CLS_REPLACE)
294 cls_flow.rule = flow_rule->rule;
developer73cb4d52022-09-06 15:15:57 +0800295diff --git a/drivers/net/ethernet/mediatek/mtk_qdma_debugfs.c b/drivers/net/ethernet/mediatek/mtk_qdma_debugfs.c
296new file mode 100644
297index 0000000..198b924
298--- /dev/null
299+++ b/drivers/net/ethernet/mediatek/mtk_qdma_debugfs.c
300@@ -0,0 +1,433 @@
301+/* SPDX-License-Identifier: GPL-2.0
302+ *
303+ * Copyright (c) 2022 MediaTek Inc.
304+ * Author: Henry Yen <henry.yen@mediatek.com>
305+ * Bo-Cun Chen <bc-bocun.chen@mediatek.com>
306+ */
307+
308+#include <linux/kernel.h>
309+#include <linux/debugfs.h>
310+#include "mtk_eth_soc.h"
311+
312+#define MAX_PPPQ_PORT_NUM 6
313+
314+static struct mtk_eth *_eth;
315+
316+static void mtk_qdma_qos_shaper_ebl(struct mtk_eth *eth, u32 id, u32 enable)
317+{
318+ u32 val;
319+
320+ if (enable) {
321+ val = MTK_QTX_SCH_MIN_RATE_EN | MTK_QTX_SCH_MAX_RATE_EN;
322+ val |= FIELD_PREP(MTK_QTX_SCH_MIN_RATE_MAN, 1) |
323+ FIELD_PREP(MTK_QTX_SCH_MIN_RATE_EXP, 4) |
324+ FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, 25) |
325+ FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, 5) |
326+ FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WGHT, 4);
327+
328+ writel(val, eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
329+ } else {
330+ writel(0, eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
331+ }
332+}
333+
334+static void mtk_qdma_qos_disable(struct mtk_eth *eth)
335+{
336+ u32 id, val;
337+
338+ for (id = 0; id < MAX_PPPQ_PORT_NUM; id++) {
339+ mtk_qdma_qos_shaper_ebl(eth, id, 0);
340+
341+ writel(FIELD_PREP(MTK_QTX_CFG_HW_RESV_CNT_OFFSET, 4) |
342+ FIELD_PREP(MTK_QTX_CFG_SW_RESV_CNT_OFFSET, 4),
343+ eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
344+ }
345+
346+ val = (MTK_QDMA_TX_SCH_MAX_WFQ) | (MTK_QDMA_TX_SCH_MAX_WFQ << 16);
347+ for (id = 0; id < eth->soc->txrx.qdma_tx_sch; id += 2) {
348+ if (eth->soc->txrx.qdma_tx_sch == 4)
349+ writel(val, eth->base + MTK_QDMA_TX_4SCH_BASE(id));
350+ else
351+ writel(val, eth->base + MTK_QDMA_TX_2SCH_BASE);
352+ }
353+}
354+
355+static void mtk_qdma_qos_pppq_enable(struct mtk_eth *eth)
356+{
357+ u32 id, val;
358+
359+ for (id = 0; id < MAX_PPPQ_PORT_NUM; id++) {
360+ mtk_qdma_qos_shaper_ebl(eth, id, 1);
361+
362+ writel(FIELD_PREP(MTK_QTX_CFG_HW_RESV_CNT_OFFSET, 4) |
363+ FIELD_PREP(MTK_QTX_CFG_SW_RESV_CNT_OFFSET, 4),
364+ eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
365+ }
366+
367+ val = (MTK_QDMA_TX_SCH_MAX_WFQ) | (MTK_QDMA_TX_SCH_MAX_WFQ << 16);
368+ for (id = 0; id < eth->soc->txrx.qdma_tx_sch; id+= 2) {
369+ if (eth->soc->txrx.qdma_tx_sch == 4)
370+ writel(val, eth->base + MTK_QDMA_TX_4SCH_BASE(id));
371+ else
372+ writel(val, eth->base + MTK_QDMA_TX_2SCH_BASE);
373+ }
374+}
375+
376+ static ssize_t mtk_qmda_debugfs_write_qos(struct file *file, const char __user *buffer,
377+ size_t count, loff_t *data)
378+{
379+ struct seq_file *m = file->private_data;
380+ struct mtk_eth *eth = m->private;
381+ char buf[8];
382+ int len = count;
383+
384+ if ((len > 8) || copy_from_user(buf, buffer, len))
385+ return -EFAULT;
386+
387+ if (buf[0] == '0') {
388+ pr_info("HQoS is going to be disabled !\n");
developer0a320142022-09-21 23:18:01 +0800389+ eth->qos_toggle = 0;
developer73cb4d52022-09-06 15:15:57 +0800390+ mtk_qdma_qos_disable(eth);
391+ } else if (buf[0] == '1') {
392+ pr_info("HQoS mode is going to be enabled !\n");
developer0a320142022-09-21 23:18:01 +0800393+ eth->qos_toggle = 1;
developer73cb4d52022-09-06 15:15:57 +0800394+ } else if (buf[0] == '2') {
395+ pr_info("Per-port-per-queue mode is going to be enabled !\n");
396+ pr_info("PPPQ use qid 0~5 (scheduler 0).\n");
developer0a320142022-09-21 23:18:01 +0800397+ eth->qos_toggle = 2;
developer73cb4d52022-09-06 15:15:57 +0800398+ mtk_qdma_qos_pppq_enable(eth);
399+ }
400+
401+ return len;
402+}
403+
404+static int mtk_qmda_debugfs_read_qos(struct seq_file *m, void *private)
405+{
406+ struct mtk_eth *eth = m->private;
407+
408+ seq_printf(m, "value=%d, HQoS is %s now!\n",
developer0a320142022-09-21 23:18:01 +0800409+ eth->qos_toggle, (eth->qos_toggle) ? "enabled" : "disabled");
developer73cb4d52022-09-06 15:15:57 +0800410+
411+ return 0;
412+}
413+
414+static int mtk_qmda_debugfs_open_qos(struct inode *inode, struct file *file)
415+{
416+ return single_open(file, mtk_qmda_debugfs_read_qos,
417+ inode->i_private);
418+}
419+
420+static ssize_t mtk_qmda_debugfs_read_qos_sched(struct file *file, char __user *user_buf,
421+ size_t count, loff_t *ppos)
422+{
423+ struct mtk_eth *eth = _eth;
424+ long id = (long)file->private_data;
425+ char *buf;
426+ unsigned int len = 0, buf_len = 1500;
427+ int enable, scheduling, max_rate, scheduler, i;
428+ ssize_t ret_cnt;
429+ u32 val;
430+
431+ buf = kzalloc(buf_len, GFP_KERNEL);
432+ if (!buf)
433+ return -ENOMEM;
434+
435+ if (eth->soc->txrx.qdma_tx_sch == 4)
436+ val = readl(eth->base + MTK_QDMA_TX_4SCH_BASE(id));
437+ else
438+ val = readl(eth->base + MTK_QDMA_TX_2SCH_BASE);
439+
440+ if (id & 0x1)
441+ val >>= 16;
442+
443+ enable = FIELD_GET(MTK_QDMA_TX_SCH_RATE_EN, val);
444+ scheduling = FIELD_GET(MTK_QDMA_TX_SCH_MAX_WFQ, val);
445+ max_rate = FIELD_GET(MTK_QDMA_TX_SCH_RATE_MAN, val);
446+ while (val--)
447+ max_rate *= 10;
448+
449+ len += scnprintf(buf + len, buf_len - len,
450+ "EN\tScheduling\tMAX\tQueue#\n%d\t%s%16d\t", enable,
451+ (scheduling == 1) ? "WRR" : "SP", max_rate);
452+
453+ for (i = 0; i < MTK_QDMA_TX_NUM; i++) {
454+ val = readl(eth->base + MTK_QDMA_PAGE) & ~MTK_QTX_CFG_PAGE;
455+ val |= FIELD_PREP(MTK_QTX_CFG_PAGE, i / MTK_QTX_PER_PAGE);
456+ writel(val, eth->base + MTK_QDMA_PAGE);
457+
458+ val = readl(eth->base + MTK_QTX_SCH(i % MTK_QTX_PER_PAGE));
459+ if (eth->soc->txrx.qdma_tx_sch == 4)
460+ scheduler = FIELD_GET(MTK_QTX_SCH_TX_SCH_SEL_V2, val);
461+ else
462+ scheduler = FIELD_GET(MTK_QTX_SCH_TX_SCH_SEL, val);
463+ if (id == scheduler)
464+ len += scnprintf(buf + len, buf_len - len, "%d ", i);
465+ }
466+
467+ len += scnprintf(buf + len, buf_len - len, "\n");
468+ if (len > buf_len)
469+ len = buf_len;
470+
471+ ret_cnt = simple_read_from_buffer(user_buf, count, ppos, buf, len);
472+
473+ kfree(buf);
474+ return ret_cnt;
475+}
476+
477+static ssize_t mtk_qmda_debugfs_write_qos_sched(struct file *file, const char __user *buf,
478+ size_t length, loff_t *offset)
479+{
480+ struct mtk_eth *eth = _eth;
481+ long id = (long)file->private_data;
482+ char line[64] = {0}, scheduling[32];
483+ int enable, rate, exp = 0, shift = 0;
484+ size_t size;
485+ u32 val = 0;
486+
487+ if (length >= sizeof(line))
488+ return -EINVAL;
489+
490+ if (copy_from_user(line, buf, length))
491+ return -EFAULT;
492+
493+ if (sscanf(line, "%d %s %d", &enable, scheduling, &rate) != 3)
494+ return -EFAULT;
495+
496+ while (rate > 127) {
497+ rate /= 10;
498+ exp++;
499+ }
500+
501+ line[length] = '\0';
502+
503+ if (enable)
504+ val |= FIELD_PREP(MTK_QDMA_TX_SCH_RATE_EN, 1);
505+ if (strcmp(scheduling, "sp") != 0)
506+ val |= FIELD_PREP(MTK_QDMA_TX_SCH_MAX_WFQ, 1);
507+ val |= FIELD_PREP(MTK_QDMA_TX_SCH_RATE_MAN, rate);
508+ val |= FIELD_PREP(MTK_QDMA_TX_SCH_RATE_EXP, exp);
509+
510+ if (id & 0x1)
511+ shift = 16;
512+
513+ if (eth->soc->txrx.qdma_tx_sch == 4)
514+ val = readl(eth->base+ MTK_QDMA_TX_4SCH_BASE(id));
515+ else
516+ val = readl(eth->base + MTK_QDMA_TX_2SCH_BASE);
517+
518+ val &= ~(MTK_QDMA_TX_SCH_MASK << shift);
519+ val |= val << shift;
520+ if (eth->soc->txrx.qdma_tx_sch == 4)
521+ writel(val, eth->base + MTK_QDMA_TX_4SCH_BASE(id));
522+ else
523+ writel(val, eth->base + MTK_QDMA_TX_2SCH_BASE);
524+
525+ size = strlen(line);
526+ *offset += size;
527+
528+ return length;
529+}
530+
531+static ssize_t mtk_qmda_debugfs_read_qos_queue(struct file *file, char __user *user_buf,
532+ size_t count, loff_t *ppos)
533+{
534+ struct mtk_eth *eth = _eth;
535+ long id = (long)file->private_data;
536+ char *buf;
537+ unsigned int len = 0, buf_len = 1500;
538+ int min_rate_en, min_rate, min_rate_exp;
539+ int max_rate_en, max_weight, max_rate, max_rate_exp;
540+ u32 qtx_sch, qtx_cfg, scheduler, val;
541+ ssize_t ret_cnt;
542+
543+ buf = kzalloc(buf_len, GFP_KERNEL);
544+ if (!buf)
545+ return -ENOMEM;
546+
547+ val = readl(eth->base + MTK_QDMA_PAGE) & ~MTK_QTX_CFG_PAGE;
548+ val |= FIELD_PREP(MTK_QTX_CFG_PAGE, id / MTK_QTX_PER_PAGE);
549+ writel(val, eth->base + MTK_QDMA_PAGE);
550+
551+ qtx_cfg = readl(eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
552+ qtx_sch = readl(eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
553+ if (eth->soc->txrx.qdma_tx_sch == 4)
554+ scheduler = FIELD_GET(MTK_QTX_SCH_TX_SCH_SEL_V2, qtx_sch);
555+ else
556+ scheduler = FIELD_GET(MTK_QTX_SCH_TX_SCH_SEL, qtx_sch);
557+
558+ min_rate_en = FIELD_GET(MTK_QTX_SCH_MIN_RATE_EN, qtx_sch);
559+ min_rate = FIELD_GET(MTK_QTX_SCH_MIN_RATE_MAN, qtx_sch);
560+ min_rate_exp = FIELD_GET(MTK_QTX_SCH_MIN_RATE_EXP, qtx_sch);
561+ max_rate_en = FIELD_GET(MTK_QTX_SCH_MAX_RATE_EN, qtx_sch);
562+ max_weight = FIELD_GET(MTK_QTX_SCH_MAX_RATE_WGHT, qtx_sch);
563+ max_rate = FIELD_GET(MTK_QTX_SCH_MAX_RATE_MAN, qtx_sch);
564+ max_rate_exp = FIELD_GET(MTK_QTX_SCH_MAX_RATE_EXP, qtx_sch);
565+ while (min_rate_exp--)
566+ min_rate *= 10;
567+
568+ while (max_rate_exp--)
569+ max_rate *= 10;
570+
571+ len += scnprintf(buf + len, buf_len - len,
572+ "scheduler: %d\nhw resv: %d\nsw resv: %d\n", scheduler,
573+ (qtx_cfg >> 8) & 0xff, qtx_cfg & 0xff);
574+
575+ /* Switch to debug mode */
576+ val = readl(eth->base + MTK_QTX_MIB_IF) & ~MTK_MIB_ON_QTX_CFG;
577+ val |= MTK_MIB_ON_QTX_CFG;
578+ writel(val, eth->base + MTK_QTX_MIB_IF);
579+
580+ val = readl(eth->base + MTK_QTX_MIB_IF) & ~MTK_VQTX_MIB_EN;
581+ val |= MTK_VQTX_MIB_EN;
582+ writel(val, eth->base + MTK_QTX_MIB_IF);
583+
584+ qtx_cfg = readl(eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
585+ qtx_sch = readl(eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
586+
587+ len += scnprintf(buf + len, buf_len - len,
588+ "packet count: %u\n", qtx_cfg);
589+ len += scnprintf(buf + len, buf_len - len,
590+ "packet drop: %u\n\n", qtx_sch);
591+
592+ /* Recover to normal mode */
593+ val = readl(eth->base + MTK_QTX_MIB_IF);
594+ val &= ~MTK_MIB_ON_QTX_CFG;
595+ writel(val, eth->base + MTK_QTX_MIB_IF);
596+
597+ val = readl(eth->base + MTK_QTX_MIB_IF);
598+ val &= ~MTK_VQTX_MIB_EN;
599+ writel(val, eth->base + MTK_QTX_MIB_IF);
600+
601+ len += scnprintf(buf + len, buf_len - len,
602+ " EN RATE WEIGHT\n");
603+ len += scnprintf(buf + len, buf_len - len,
604+ "----------------------------\n");
605+ len += scnprintf(buf + len, buf_len - len,
606+ "max%5d%9d%9d\n", max_rate_en, max_rate, max_weight);
607+ len += scnprintf(buf + len, buf_len - len,
608+ "min%5d%9d -\n", min_rate_en, min_rate);
609+
610+ if (len > buf_len)
611+ len = buf_len;
612+
613+ ret_cnt = simple_read_from_buffer(user_buf, count, ppos, buf, len);
614+
615+ kfree(buf);
616+
617+ return ret_cnt;
618+}
619+
620+static ssize_t mtk_qmda_debugfs_write_qos_queue(struct file *file, const char __user *buf,
621+ size_t length, loff_t *offset)
622+{
623+ struct mtk_eth *eth = _eth;
624+ long id = (long)file->private_data;
625+ char line[64] = {0};
626+ int max_enable, max_rate, max_exp = 0;
627+ int min_enable, min_rate, min_exp = 0;
628+ int scheduler, weight, resv;
629+ size_t size;
630+ u32 val;
631+
632+ if (length >= sizeof(line))
633+ return -EINVAL;
634+
635+ if (copy_from_user(line, buf, length))
636+ return -EFAULT;
637+
638+ if (sscanf(line, "%d %d %d %d %d %d %d", &scheduler, &min_enable, &min_rate,
639+ &max_enable, &max_rate, &weight, &resv) != 7)
640+ return -EFAULT;
641+
642+ line[length] = '\0';
643+
644+ while (max_rate > 127) {
645+ max_rate /= 10;
646+ max_exp++;
647+ }
648+
649+ while (min_rate > 127) {
650+ min_rate /= 10;
651+ min_exp++;
652+ }
653+
654+ val = readl(eth->base + MTK_QDMA_PAGE) & ~MTK_QTX_CFG_PAGE;
655+ val |= FIELD_PREP(MTK_QTX_CFG_PAGE, id / MTK_QTX_PER_PAGE);
656+ writel(val, eth->base + MTK_QDMA_PAGE);
657+
658+ if (eth->soc->txrx.qdma_tx_sch == 4)
659+ val = FIELD_PREP(MTK_QTX_SCH_TX_SCH_SEL_V2, scheduler);
660+ else
661+ val = FIELD_PREP(MTK_QTX_SCH_TX_SCH_SEL, scheduler);
662+ if (min_enable)
663+ val |= MTK_QTX_SCH_MIN_RATE_EN;
664+ val |= FIELD_PREP(MTK_QTX_SCH_MIN_RATE_MAN, min_rate);
665+ val |= FIELD_PREP(MTK_QTX_SCH_MIN_RATE_EXP, min_exp);
666+ if (max_enable)
667+ val |= MTK_QTX_SCH_MAX_RATE_EN;
668+ val |= FIELD_PREP(MTK_QTX_SCH_MAX_RATE_WGHT, weight);
669+ val |= FIELD_PREP(MTK_QTX_SCH_MAX_RATE_MAN, max_rate);
670+ val |= FIELD_PREP(MTK_QTX_SCH_MAX_RATE_EXP, max_exp);
671+ writel(val, eth->base + MTK_QTX_SCH(id % MTK_QTX_PER_PAGE));
672+
673+ val = readl(eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
674+ val |= FIELD_PREP(MTK_QTX_CFG_HW_RESV_CNT_OFFSET, resv);
675+ val |= FIELD_PREP(MTK_QTX_CFG_SW_RESV_CNT_OFFSET, resv);
676+ writel(val, eth->base + MTK_QTX_CFG(id % MTK_QTX_PER_PAGE));
677+
678+ size = strlen(line);
679+ *offset += size;
680+
681+ return length;
682+}
683+
684+int mtk_qdma_debugfs_init(struct mtk_eth *eth)
685+{
686+ static const struct file_operations fops_qos = {
687+ .open = mtk_qmda_debugfs_open_qos,
688+ .read = seq_read,
689+ .llseek = seq_lseek,
690+ .write = mtk_qmda_debugfs_write_qos,
691+ .release = single_release,
692+ };
693+
694+ static const struct file_operations fops_qos_sched = {
695+ .open = simple_open,
696+ .read = mtk_qmda_debugfs_read_qos_sched,
697+ .write = mtk_qmda_debugfs_write_qos_sched,
698+ .llseek = default_llseek,
699+ };
700+
701+ static const struct file_operations fops_qos_queue = {
702+ .open = simple_open,
703+ .read = mtk_qmda_debugfs_read_qos_queue,
704+ .write = mtk_qmda_debugfs_write_qos_queue,
705+ .llseek = default_llseek,
706+ };
707+
708+ struct dentry *root;
709+ long i;
710+ char name[16];
711+
712+ _eth = eth;
713+
714+ root = debugfs_lookup("mtk_ppe", NULL);
715+ if (!root)
716+ return -ENOMEM;
717+
developer0a320142022-09-21 23:18:01 +0800718+ debugfs_create_file("qos_toggle", S_IRUGO, root, eth, &fops_qos);
developer73cb4d52022-09-06 15:15:57 +0800719+
720+ for (i = 0; i < eth->soc->txrx.qdma_tx_sch; i++) {
721+ snprintf(name, sizeof(name), "qdma_sch%ld", i);
722+ debugfs_create_file(name, S_IRUGO, root, (void *)i,
723+ &fops_qos_sched);
724+ }
725+
726+ for (i = 0; i < MTK_QDMA_TX_NUM; i++) {
727+ snprintf(name, sizeof(name), "qdma_txq%ld", i);
728+ debugfs_create_file(name, S_IRUGO, root, (void *)i,
729+ &fops_qos_queue);
730+ }
731+
732+ return 0;
733+}