Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 |
| 2 | * |
| 3 | * Copyright (C) 2017-2019 Intel Corporation <www.intel.com> |
| 4 | * |
| 5 | */ |
| 6 | |
| 7 | #ifndef __CONFIG_SOCFPGA_SOC64_COMMON_H__ |
| 8 | #define __CONFIG_SOCFPGA_SOC64_COMMON_H__ |
| 9 | |
Siew Chin Lim | 142d9c0 | 2021-08-10 11:26:27 +0800 | [diff] [blame] | 10 | #include <asm/arch/base_addr_soc64.h> |
Siew Chin Lim | 954d599 | 2021-03-24 13:11:34 +0800 | [diff] [blame] | 11 | #include <asm/arch/handoff_soc64.h> |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 12 | #include <linux/stringify.h> |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 13 | |
| 14 | /* |
| 15 | * U-Boot general configurations |
| 16 | */ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 17 | /* sysmgr.boot_scratch_cold4 & 5 (64bit) will be used for PSCI_CPU_ON call */ |
| 18 | #define CPU_RELEASE_ADDR 0xFFD12210 |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 19 | |
| 20 | /* |
| 21 | * U-Boot console configurations |
| 22 | */ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 23 | |
| 24 | /* Extend size of kernel image for uncompression */ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 25 | |
| 26 | /* |
| 27 | * U-Boot run time memory configurations |
| 28 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 29 | #define CFG_SYS_INIT_RAM_ADDR 0xFFE00000 |
| 30 | #define CFG_SYS_INIT_RAM_SIZE 0x40000 |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 31 | |
| 32 | /* |
| 33 | * U-Boot environment configurations |
| 34 | */ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 35 | |
| 36 | /* |
Siew Chin Lim | 14b8a48 | 2021-03-01 20:04:14 +0800 | [diff] [blame] | 37 | * Environment variable |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 38 | */ |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 39 | #define CFG_EXTRA_ENV_SETTINGS \ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 40 | "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \ |
Chee Hong Ang | f28875c | 2020-12-24 18:20:57 +0800 | [diff] [blame] | 41 | "bootfile=" CONFIG_BOOTFILE "\0" \ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 42 | "fdt_addr=8000000\0" \ |
Ley Foon Tan | 461d298 | 2019-11-27 15:55:32 +0800 | [diff] [blame] | 43 | "fdtimage=" CONFIG_DEFAULT_DEVICE_TREE ".dtb\0" \ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 44 | "mmcroot=/dev/mmcblk0p2\0" \ |
| 45 | "mmcboot=setenv bootargs " CONFIG_BOOTARGS \ |
| 46 | " root=${mmcroot} rw rootwait;" \ |
| 47 | "booti ${loadaddr} - ${fdt_addr}\0" \ |
| 48 | "mmcload=mmc rescan;" \ |
| 49 | "load mmc 0:1 ${loadaddr} ${bootfile};" \ |
| 50 | "load mmc 0:1 ${fdt_addr} ${fdtimage}\0" \ |
Chee Hong Ang | f28875c | 2020-12-24 18:20:57 +0800 | [diff] [blame] | 51 | "mmcfitboot=setenv bootargs " CONFIG_BOOTARGS \ |
| 52 | " root=${mmcroot} rw rootwait;" \ |
| 53 | "bootm ${loadaddr}\0" \ |
| 54 | "mmcfitload=mmc rescan;" \ |
| 55 | "load mmc 0:1 ${loadaddr} ${bootfile}\0" \ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 56 | "linux_qspi_enable=if sf probe; then " \ |
| 57 | "echo Enabling QSPI at Linux DTB...;" \ |
| 58 | "fdt addr ${fdt_addr}; fdt resize;" \ |
| 59 | "fdt set /soc/spi@ff8d2000 status okay;" \ |
| 60 | "fdt set /soc/clkmgr/clocks/qspi_clk clock-frequency " \ |
| 61 | " ${qspi_clock}; fi; \0" \ |
| 62 | "scriptaddr=0x02100000\0" \ |
| 63 | "scriptfile=u-boot.scr\0" \ |
| 64 | "fatscript=if fatload mmc 0:1 ${scriptaddr} ${scriptfile};" \ |
| 65 | "then source ${scriptaddr}; fi\0" \ |
| 66 | "socfpga_legacy_reset_compat=1\0" |
| 67 | |
| 68 | /* |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 69 | * External memory configurations |
| 70 | */ |
| 71 | #define PHYS_SDRAM_1 0x0 |
| 72 | #define PHYS_SDRAM_1_SIZE (1 * 1024 * 1024 * 1024) |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 73 | #define CFG_SYS_SDRAM_BASE 0 |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 74 | |
| 75 | /* |
| 76 | * Serial / UART configurations |
| 77 | */ |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 78 | #define CFG_SYS_NS16550_CLK 100000000 |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 79 | |
| 80 | /* |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 81 | * SDMMC configurations |
| 82 | */ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 83 | /* |
| 84 | * Flash configurations |
| 85 | */ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 86 | |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 87 | /* |
| 88 | * L4 Watchdog |
| 89 | */ |
Ley Foon Tan | 461d298 | 2019-11-27 15:55:32 +0800 | [diff] [blame] | 90 | #ifdef CONFIG_TARGET_SOCFPGA_STRATIX10 |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 91 | #ifndef __ASSEMBLY__ |
| 92 | unsigned int cm_get_l4_sys_free_clk_hz(void); |
Tom Rini | 79088cf | 2022-12-04 10:03:39 -0500 | [diff] [blame] | 93 | #define CFG_DW_WDT_CLOCK_KHZ (cm_get_l4_sys_free_clk_hz() / 1000) |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 94 | #endif |
Ley Foon Tan | 461d298 | 2019-11-27 15:55:32 +0800 | [diff] [blame] | 95 | #else |
Tom Rini | 79088cf | 2022-12-04 10:03:39 -0500 | [diff] [blame] | 96 | #define CFG_DW_WDT_CLOCK_KHZ 100000 |
Ley Foon Tan | 461d298 | 2019-11-27 15:55:32 +0800 | [diff] [blame] | 97 | #endif |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 98 | |
| 99 | /* |
| 100 | * SPL memory layout |
| 101 | * |
| 102 | * On chip RAM |
| 103 | * 0xFFE0_0000 ...... Start of OCRAM |
| 104 | * SPL code, rwdata |
| 105 | * empty space |
| 106 | * 0xFFEx_xxxx ...... Top of stack (grows down) |
| 107 | * 0xFFEy_yyyy ...... Global Data |
| 108 | * 0xFFEz_zzzz ...... Malloc prior relocation (size CONFIG_SYS_MALLOC_F_LEN) |
| 109 | * 0xFFE3_F000 ...... Hardware handdoff blob (size 4KB) |
| 110 | * 0xFFE3_FFFF ...... End of OCRAM |
| 111 | * |
| 112 | * SDRAM |
| 113 | * 0x0000_0000 ...... Start of SDRAM_1 |
| 114 | * unused / empty space for image loading |
Simon Glass | 67e3fca | 2023-09-26 08:14:16 -0600 | [diff] [blame] | 115 | * Size 64MB ...... MALLOC (size CONFIG_SPL_SYS_MALLOC_SIZE) |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 116 | * Size 1MB ...... BSS (size CONFIG_SPL_BSS_MAX_SIZE) |
| 117 | * 0x8000_0000 ...... End of SDRAM_1 (assume 2GB) |
| 118 | * |
| 119 | */ |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 120 | |
Ley Foon Tan | c46f6a6 | 2019-11-27 15:55:31 +0800 | [diff] [blame] | 121 | #endif /* __CONFIG_SOCFPGA_SOC64_COMMON_H__ */ |