blob: 9e98e6307d9f1a99d8a1aef8cceee8a4c93229bd [file] [log] [blame]
wdenk4ca32362004-12-16 15:52:40 +00001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenk99408ba2005-02-24 22:44:16 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
34#define CONFIG_INKA4X0 1 /* INKA4x0 board */
wdenk4ca32362004-12-16 15:52:40 +000035
wdenk99408ba2005-02-24 22:44:16 +000036#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk4ca32362004-12-16 15:52:40 +000037
wdenk99408ba2005-02-24 22:44:16 +000038#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
39#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk4ca32362004-12-16 15:52:40 +000040
wdenk99408ba2005-02-24 22:44:16 +000041#define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
42
43#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
wdenk4ca32362004-12-16 15:52:40 +000044#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenk99408ba2005-02-24 22:44:16 +000045# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk4ca32362004-12-16 15:52:40 +000046#endif
47
48/*
49 * Serial console configuration
50 */
wdenk99408ba2005-02-24 22:44:16 +000051#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
52#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
wdenk4ca32362004-12-16 15:52:40 +000053#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
54
55/*
wdenk81414462005-01-31 22:09:11 +000056 * PCI Mapping:
57 * 0x40000000 - 0x4fffffff - PCI Memory
58 * 0x50000000 - 0x50ffffff - PCI IO Space
59 */
60#define CONFIG_PCI 1
61#define CONFIG_PCI_PNP 1
62#define CONFIG_PCI_SCAN_SHOW 1
63
64#define CONFIG_PCI_MEM_BUS 0x40000000
65#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
66#define CONFIG_PCI_MEM_SIZE 0x10000000
67
68#define CONFIG_PCI_IO_BUS 0x50000000
69#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
70#define CONFIG_PCI_IO_SIZE 0x01000000
71
72#define CFG_XLB_PIPELINING 1
73
74/* Partitions */
75#define CONFIG_MAC_PARTITION
76#define CONFIG_DOS_PARTITION
77#define CONFIG_ISO_PARTITION
78
79/*
wdenk4ca32362004-12-16 15:52:40 +000080 * Supported commands
81 */
wdenk81414462005-01-31 22:09:11 +000082#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
wdenk286dca82005-03-04 11:27:31 +000083 CFG_CMD_EXT2 | \
84 CFG_CMD_FAT | \
85 CFG_CMD_IDE | \
wdenk81414462005-01-31 22:09:11 +000086 CFG_CMD_PCI | \
87 CFG_CMD_USB )
wdenk4ca32362004-12-16 15:52:40 +000088
89/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
90#include <cmd_confdefs.h>
91
wdenk286dca82005-03-04 11:27:31 +000092#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
93
wdenk4ca32362004-12-16 15:52:40 +000094#if (TEXT_BASE == 0xFFE00000) /* Boot low */
95# define CFG_LOWBOOT 1
96#endif
97
98/*
99 * Autobooting
100 */
101#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
102
103#define CONFIG_PREBOOT "echo;" \
104 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
105 "echo"
106
107#undef CONFIG_BOOTARGS
108
109#define CONFIG_EXTRA_ENV_SETTINGS \
110 "netdev=eth0\0" \
111 "nfsargs=setenv bootargs root=/dev/nfs rw " \
112 "nfsroot=$(serverip):$(rootpath)\0" \
113 "ramargs=setenv bootargs root=/dev/ram rw\0" \
114 "addip=setenv bootargs $(bootargs) " \
115 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
116 ":$(hostname):$(netdev):off panic=1\0" \
117 "flash_nfs=run nfsargs addip;" \
118 "bootm $(kernel_addr)\0" \
wdenk4ca32362004-12-16 15:52:40 +0000119 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
wdenk7f5ad442004-12-19 21:39:27 +0000120 "rootpath=/opt/eldk/ppc_82xx\0" \
wdenk4ca32362004-12-16 15:52:40 +0000121 ""
122
123#define CONFIG_BOOTCOMMAND "run net_nfs"
124
125/*
126 * IPB Bus clocking configuration.
127 */
128#define CFG_IPBSPEED_133 /* define for 133MHz speed */
129
130/*
131 * Flash configuration
132 */
133#define CFG_FLASH_BASE 0xFFE00000
134
135#define CFG_FLASH_SIZE 0x00200000 /* 2 MByte */
136#define CFG_MAX_FLASH_SECT 35 /* max num of sects on one chip */
137
138#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000) /* second sector */
139#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
140 (= chip selects) */
141#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
142#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
143
144/*
145 * Environment settings
146 */
147#define CFG_ENV_IS_IN_FLASH 1
148#define CFG_ENV_SIZE 0x2000
149#define CFG_ENV_SECT_SIZE 0x2000
150#define CONFIG_ENV_OVERWRITE 1
151
152/*
153 * Memory map
154 */
155#define CFG_MBAR 0xF0000000
156#define CFG_SDRAM_BASE 0x00000000
157#define CFG_DEFAULT_MBAR 0x80000000
158
159#define CONFIG_MPC5200_DDR
160
161/* Use ON-Chip SRAM until RAM will be available */
162#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
163#ifdef CONFIG_POST
164/* preserve space for the post_word at end of on-chip SRAM */
165#define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
166#else
167#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
168#endif
169
170
171#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
172#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
173#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
174
175#define CFG_MONITOR_BASE TEXT_BASE
176#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
177# define CFG_RAMBOOT 1
178#endif
179
180#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
181#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
182#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
183
184/*
185 * Ethernet configuration
186 */
187#define CONFIG_MPC5xxx_FEC 1
188/*
189 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
190 */
191/* #define CONFIG_FEC_10MBIT 1 */
192#define CONFIG_PHY_ADDR 0x00
193
194/*
195 * GPIO configuration
196 *
197 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
198 * Bit 0 (mask: 0x80000000): 1
199 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
200 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
201 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
202 * EEPROM
203 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
204 * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
205 * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
206 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
207 * tests.
208 */
209#if defined (CONFIG_MINIFAP)
210#define CFG_GPS_PORT_CONFIG 0x93000004
211#else
wdenk81414462005-01-31 22:09:11 +0000212#define CFG_GPS_PORT_CONFIG 0x81001004
wdenk4ca32362004-12-16 15:52:40 +0000213#endif
214
215/*
216 * RTC configuration
217 */
218#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
219
220/*
221 * Miscellaneous configurable options
222 */
223#define CFG_LONGHELP /* undef to save memory */
224#define CFG_PROMPT "=> " /* Monitor Command Prompt */
225#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
226#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
227#else
228#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
229#endif
230#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
231#define CFG_MAXARGS 16 /* max number of command args */
232#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
233
234/* Enable an alternate, more extensive memory test */
235#define CFG_ALT_MEMTEST
236
237#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
238#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
239
240#define CFG_LOAD_ADDR 0x100000 /* default load address */
241
242#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
243
244/*
245 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
246 * which is normally part of the default commands (CFV_CMD_DFL)
247 */
248#define CONFIG_LOOPW
249
250/*
251 * Various low-level settings
252 */
253#if defined(CONFIG_MPC5200)
254#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
255#define CFG_HID0_FINAL HID0_ICE
256#else
257#define CFG_HID0_INIT 0
258#define CFG_HID0_FINAL 0
259#endif
260
261#define CFG_BOOTCS_START CFG_FLASH_BASE
262#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
263#define CFG_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
264#define CFG_CS0_START CFG_FLASH_BASE
265#define CFG_CS0_SIZE CFG_FLASH_SIZE
266
wdenk62fea7e2005-02-27 23:46:58 +0000267/* 32Mbit SRAM @0x30000000 */
268#define CFG_CS1_START 0x30000000
269#define CFG_CS1_SIZE 0x00400000
270#define CFG_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
271
272/* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
273#define CFG_CS2_START 0x80000000
274#define CFG_CS2_SIZE 0x0001000
275#define CFG_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
276
wdenkb995b0f2005-03-06 01:21:30 +0000277/* GPIO in @0x30400000 */
278#define CFG_CS3_START 0x30400000
279#define CFG_CS3_SIZE 0x00100000
280#define CFG_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
281
wdenk4ca32362004-12-16 15:52:40 +0000282#define CFG_CS_BURST 0x00000000
283#define CFG_CS_DEADCYCLE 0x33333333
284
wdenk81414462005-01-31 22:09:11 +0000285/*-----------------------------------------------------------------------
286 * USB stuff
287 *-----------------------------------------------------------------------
288 */
289#define CONFIG_USB_OHCI
wdenk99408ba2005-02-24 22:44:16 +0000290#define CONFIG_USB_CLOCK 0x00015555
291#define CONFIG_USB_CONFIG 0x00001000
wdenkacd05362005-02-24 23:23:29 +0000292#define CONFIG_USB_STORAGE
wdenk81414462005-01-31 22:09:11 +0000293
wdenk286dca82005-03-04 11:27:31 +0000294/*-----------------------------------------------------------------------
295 * IDE/ATA stuff Supports IDE harddisk
296 *-----------------------------------------------------------------------
297 */
298
299#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
300
301#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
302#undef CONFIG_IDE_LED /* LED for ide not supported */
303
304#define CONFIG_IDE_RESET /* reset for ide supported */
305#define CONFIG_IDE_PREINIT
306
307#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
308#define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
309
310#define CFG_ATA_IDE0_OFFSET 0x0000
311
312#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
313
314/* Offset for data I/O */
315#define CFG_ATA_DATA_OFFSET (0x0060)
316
317/* Offset for normal register accesses */
318#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
319
320/* Offset for alternate registers */
321#define CFG_ATA_ALT_OFFSET (0x005C)
322
323/* Interval between registers */
324#define CFG_ATA_STRIDE 4
325
326#define CONFIG_ATAPI 1
wdenkf189a0d2005-03-14 13:14:58 +0000327#define CFG_BRIGHTNESS 0x20
wdenk286dca82005-03-04 11:27:31 +0000328
wdenk4ca32362004-12-16 15:52:40 +0000329#endif /* __CONFIG_H */