blob: a7564e9b1ae273bb8697fb1d15c90e92e188f1f4 [file] [log] [blame]
Peng Fanc47e09d2019-12-30 17:46:21 +08001/*
2 * Copyright 2018-2019 NXP
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
Simon Glassf11478f2019-12-28 10:45:07 -07008#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080011#include <spl.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060012#include <asm/global_data.h>
Peng Fana2608a12021-03-19 15:57:03 +080013#include <asm/arch/clock.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080014#include <asm/arch/imx8mp_pins.h>
15#include <asm/arch/sys_proto.h>
16#include <asm/mach-imx/boot_mode.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080017#include <asm/mach-imx/gpio.h>
Peng Fana2608a12021-03-19 15:57:03 +080018#include <asm/mach-imx/iomux-v3.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080019#include <asm/mach-imx/mxc_i2c.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080020#include <asm/arch/ddr.h>
Peng Fana2608a12021-03-19 15:57:03 +080021#include <power/pmic.h>
22#include <power/pca9450.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080023
Peng Fanc47e09d2019-12-30 17:46:21 +080024DECLARE_GLOBAL_DATA_PTR;
25
26int spl_board_boot_device(enum boot_device boot_dev_spl)
27{
28 return BOOT_DEVICE_BOOTROM;
29}
30
31void spl_dram_init(void)
32{
33 ddr_init(&dram_timing);
34}
35
36void spl_board_init(void)
37{
Peng Fancc08e7e2021-03-19 15:57:04 +080038 /*
39 * Set GIC clock to 500Mhz for OD VDD_SOC. Kernel driver does
40 * not allow to change it. Should set the clock after PMIC
41 * setting done. Default is 400Mhz (system_pll1_800m with div = 2)
42 * set by ROM for ND VDD_SOC
43 */
44 clock_enable(CCGR_GIC, 0);
45 clock_set_target_val(GIC_CLK_ROOT, CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(5));
46 clock_enable(CCGR_GIC, 1);
47
Peng Fanc47e09d2019-12-30 17:46:21 +080048 puts("Normal Boot\n");
Peng Fanc47e09d2019-12-30 17:46:21 +080049}
50
51#define I2C_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PE)
52#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
53struct i2c_pads_info i2c_pad_info1 = {
54 .scl = {
55 .i2c_mode = MX8MP_PAD_I2C1_SCL__I2C1_SCL | PC,
56 .gpio_mode = MX8MP_PAD_I2C1_SCL__GPIO5_IO14 | PC,
57 .gp = IMX_GPIO_NR(5, 14),
58 },
59 .sda = {
60 .i2c_mode = MX8MP_PAD_I2C1_SDA__I2C1_SDA | PC,
61 .gpio_mode = MX8MP_PAD_I2C1_SDA__GPIO5_IO15 | PC,
62 .gp = IMX_GPIO_NR(5, 15),
63 },
64};
65
66#ifdef CONFIG_POWER
67#define I2C_PMIC 0
68int power_init_board(void)
69{
70 struct pmic *p;
71 int ret;
72
Peng Fanff866412021-03-19 15:57:06 +080073 ret = power_pca9450_init(I2C_PMIC, 0x25);
Peng Fanc47e09d2019-12-30 17:46:21 +080074 if (ret)
75 printf("power init failed");
76 p = pmic_get("PCA9450");
77 pmic_probe(p);
78
79 /* BUCKxOUT_DVS0/1 control BUCK123 output */
80 pmic_reg_write(p, PCA9450_BUCK123_DVS, 0x29);
81
82 /*
83 * increase VDD_SOC to typical value 0.95V before first
84 * DRAM access, set DVS1 to 0.85v for suspend.
85 * Enable DVS control through PMIC_STBY_REQ and
86 * set B1_ENMODE=1 (ON by PMIC_ON_REQ=H)
87 */
haidong.zheng62927832021-03-19 15:57:02 +080088#ifdef CONFIG_IMX8M_VDD_SOC_850MV
89 /* set DVS0 to 0.85v for special case*/
90 pmic_reg_write(p, PCA9450_BUCK1OUT_DVS0, 0x14);
91#else
Peng Fanc47e09d2019-12-30 17:46:21 +080092 pmic_reg_write(p, PCA9450_BUCK1OUT_DVS0, 0x1C);
haidong.zheng62927832021-03-19 15:57:02 +080093#endif
Peng Fanc47e09d2019-12-30 17:46:21 +080094 pmic_reg_write(p, PCA9450_BUCK1OUT_DVS1, 0x14);
95 pmic_reg_write(p, PCA9450_BUCK1CTRL, 0x59);
96
Peng Fancc08e7e2021-03-19 15:57:04 +080097 /* Kernel uses OD/OD freq for SOC */
98 /* To avoid timing risk from SOC to ARM,increase VDD_ARM to OD voltage 0.95v */
99 pmic_reg_write(p, PCA9450_BUCK2OUT_DVS0, 0x1C);
100
Peng Fanc47e09d2019-12-30 17:46:21 +0800101 /* set WDOG_B_CFG to cold reset */
102 pmic_reg_write(p, PCA9450_RESET_CTRL, 0xA1);
103
104 return 0;
105}
106#endif
107
108#ifdef CONFIG_SPL_LOAD_FIT
109int board_fit_config_name_match(const char *name)
110{
111 /* Just empty function now - can't decide what to choose */
112 debug("%s: %s\n", __func__, name);
113
114 return 0;
115}
116#endif
117
Peng Fana50c0a32020-05-26 20:33:49 -0300118/* Do not use BSS area in this phase */
Peng Fanc47e09d2019-12-30 17:46:21 +0800119void board_init_f(ulong dummy)
120{
121 int ret;
122
123 arch_cpu_init();
124
125 init_uart_clk(1);
126
127 board_early_init_f();
128
Peng Fan5d93e1c2020-05-26 20:33:48 -0300129 ret = spl_early_init();
Peng Fanc47e09d2019-12-30 17:46:21 +0800130 if (ret) {
131 debug("spl_init() failed: %d\n", ret);
132 hang();
133 }
134
Peng Fan5d93e1c2020-05-26 20:33:48 -0300135 preloader_console_init();
136
Peng Fanc47e09d2019-12-30 17:46:21 +0800137 enable_tzc380();
138
Peng Fanc47e09d2019-12-30 17:46:21 +0800139 setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
140
141 power_init_board();
142
143 /* DDR initialization */
144 spl_dram_init();
Peng Fanc47e09d2019-12-30 17:46:21 +0800145}