blob: 35f5eeaf032e56eca8d398e1f3b632d4bd412592 [file] [log] [blame]
wdenka445ddf2004-06-09 00:34:46 +00001 /*
wdenk13eb2212004-07-09 23:27:13 +00002 * Copyright 2004 Freescale Semiconductor.
wdenk9c53f402003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003, Motorola Inc.
4 * Xianghua Xiao, (X.Xiao@motorola.com)
5 *
6 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27
wdenk9c53f402003-10-15 23:53:47 +000028#include <common.h>
wdenk492b9e72004-08-01 23:02:45 +000029#include <pci.h>
wdenk9c53f402003-10-15 23:53:47 +000030#include <asm/processor.h>
31#include <asm/immap_85xx.h>
32#include <spd.h>
Kumar Gala6e578402007-11-28 22:54:27 -060033#include <libfdt.h>
34#include <fdt_support.h>
Matthew McClintock148e26a2006-06-28 10:43:36 -050035
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050036#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
wdenk13eb2212004-07-09 23:27:13 +000037extern void ddr_enable_ecc(unsigned int dram_size);
wdenka445ddf2004-06-09 00:34:46 +000038#endif
39
wdenk13eb2212004-07-09 23:27:13 +000040extern long int spd_sdram(void);
wdenka445ddf2004-06-09 00:34:46 +000041
wdenk492b9e72004-08-01 23:02:45 +000042void local_bus_init(void);
wdenk13eb2212004-07-09 23:27:13 +000043void sdram_init(void);
44long int fixed_sdram(void);
45
wdenk9c53f402003-10-15 23:53:47 +000046
wdenkda55c6e2004-01-20 23:12:12 +000047int board_early_init_f (void)
wdenk9c53f402003-10-15 23:53:47 +000048{
wdenk492b9e72004-08-01 23:02:45 +000049 return 0;
wdenk9c53f402003-10-15 23:53:47 +000050}
51
52int checkboard (void)
53{
wdenka445ddf2004-06-09 00:34:46 +000054 puts("Board: ADS\n");
wdenk13eb2212004-07-09 23:27:13 +000055
56#ifdef CONFIG_PCI
57 printf(" PCI1: 32 bit, %d MHz (compiled)\n",
58 CONFIG_SYS_CLK_FREQ / 1000000);
59#else
60 printf(" PCI1: disabled\n");
61#endif
62
wdenk492b9e72004-08-01 23:02:45 +000063 /*
64 * Initialize local bus.
65 */
66 local_bus_init();
67
wdenka445ddf2004-06-09 00:34:46 +000068 return 0;
wdenk9c53f402003-10-15 23:53:47 +000069}
70
wdenka445ddf2004-06-09 00:34:46 +000071
wdenk13eb2212004-07-09 23:27:13 +000072long int
73initdram(int board_type)
wdenk9c53f402003-10-15 23:53:47 +000074{
75 long dram_size = 0;
76 extern long spd_sdram (void);
wdenk13eb2212004-07-09 23:27:13 +000077
78 puts("Initializing\n");
wdenka445ddf2004-06-09 00:34:46 +000079
wdenk9c53f402003-10-15 23:53:47 +000080#if defined(CONFIG_DDR_DLL)
wdenk13eb2212004-07-09 23:27:13 +000081 {
Kumar Galaec1340d2007-11-27 23:25:02 -060082 volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
wdenk492b9e72004-08-01 23:02:45 +000083 uint temp_ddrdll = 0;
wdenk9c53f402003-10-15 23:53:47 +000084
wdenk492b9e72004-08-01 23:02:45 +000085 /*
86 * Work around to stabilize DDR DLL
87 */
88 temp_ddrdll = gur->ddrdllcr;
89 gur->ddrdllcr = ((temp_ddrdll & 0xff) << 16) | 0x80000000;
90 asm("sync;isync;msync");
wdenk13eb2212004-07-09 23:27:13 +000091 }
wdenk9c53f402003-10-15 23:53:47 +000092#endif
93
94#if defined(CONFIG_SPD_EEPROM)
95 dram_size = spd_sdram ();
96#else
97 dram_size = fixed_sdram ();
98#endif
99
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500100#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
wdenk13eb2212004-07-09 23:27:13 +0000101 /*
102 * Initialize and enable DDR ECC.
103 */
104 ddr_enable_ecc(dram_size);
105#endif
106
107 /*
108 * Initialize SDRAM.
109 */
110 sdram_init();
111
112 puts(" DDR: ");
113 return dram_size;
114}
115
116
117/*
wdenk492b9e72004-08-01 23:02:45 +0000118 * Initialize Local Bus
wdenk13eb2212004-07-09 23:27:13 +0000119 */
120
wdenk492b9e72004-08-01 23:02:45 +0000121void
122local_bus_init(void)
wdenk13eb2212004-07-09 23:27:13 +0000123{
Kumar Galaec1340d2007-11-27 23:25:02 -0600124 volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
Kumar Gala0a7a0972007-11-29 02:10:09 -0600125 volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
wdenk13eb2212004-07-09 23:27:13 +0000126
wdenk492b9e72004-08-01 23:02:45 +0000127 uint clkdiv;
128 uint lbc_hz;
129 sys_info_t sysinfo;
wdenk13eb2212004-07-09 23:27:13 +0000130
131 /*
wdenk492b9e72004-08-01 23:02:45 +0000132 * Errata LBC11.
133 * Fix Local Bus clock glitch when DLL is enabled.
wdenk13eb2212004-07-09 23:27:13 +0000134 *
wdenk492b9e72004-08-01 23:02:45 +0000135 * If localbus freq is < 66Mhz, DLL bypass mode must be used.
136 * If localbus freq is > 133Mhz, DLL can be safely enabled.
137 * Between 66 and 133, the DLL is enabled with an override workaround.
wdenk13eb2212004-07-09 23:27:13 +0000138 */
wdenk492b9e72004-08-01 23:02:45 +0000139
140 get_sys_info(&sysinfo);
141 clkdiv = lbc->lcrr & 0x0f;
142 lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
143
144 if (lbc_hz < 66) {
145 lbc->lcrr = CFG_LBC_LCRR | 0x80000000; /* DLL Bypass */
146
147 } else if (lbc_hz >= 133) {
148 lbc->lcrr = CFG_LBC_LCRR & (~0x80000000); /* DLL Enabled */
wdenk13eb2212004-07-09 23:27:13 +0000149
wdenk9c53f402003-10-15 23:53:47 +0000150 } else {
wdenk13eb2212004-07-09 23:27:13 +0000151 /*
152 * On REV1 boards, need to change CLKDIV before enable DLL.
153 * Default CLKDIV is 8, change it to 4 temporarily.
154 */
wdenk492b9e72004-08-01 23:02:45 +0000155 uint pvr = get_pvr();
wdenk13eb2212004-07-09 23:27:13 +0000156 uint temp_lbcdll = 0;
wdenka445ddf2004-06-09 00:34:46 +0000157
158 if (pvr == PVR_85xx_REV1) {
wdenk492b9e72004-08-01 23:02:45 +0000159 /* FIXME: Justify the high bit here. */
wdenk13eb2212004-07-09 23:27:13 +0000160 lbc->lcrr = 0x10000004;
wdenka445ddf2004-06-09 00:34:46 +0000161 }
wdenk13eb2212004-07-09 23:27:13 +0000162
wdenk492b9e72004-08-01 23:02:45 +0000163 lbc->lcrr = CFG_LBC_LCRR & (~0x80000000); /* DLL Enabled */
164 udelay(200);
165
166 /*
167 * Sample LBC DLL ctrl reg, upshift it to set the
168 * override bits.
169 */
wdenk9c53f402003-10-15 23:53:47 +0000170 temp_lbcdll = gur->lbcdllcr;
wdenk492b9e72004-08-01 23:02:45 +0000171 gur->lbcdllcr = (((temp_lbcdll & 0xff) << 16) | 0x80000000);
172 asm("sync;isync;msync");
wdenk9c53f402003-10-15 23:53:47 +0000173 }
wdenk492b9e72004-08-01 23:02:45 +0000174}
175
176
177/*
178 * Initialize SDRAM memory on the Local Bus.
179 */
180
181void
182sdram_init(void)
183{
Kumar Gala0a7a0972007-11-29 02:10:09 -0600184 volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
wdenk492b9e72004-08-01 23:02:45 +0000185 uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
186
187 puts(" SDRAM: ");
188 print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
wdenk13eb2212004-07-09 23:27:13 +0000189
190 /*
191 * Setup SDRAM Base and Option Registers
192 */
193 lbc->or2 = CFG_OR2_PRELIM;
wdenk9c53f402003-10-15 23:53:47 +0000194 lbc->br2 = CFG_BR2_PRELIM;
195 lbc->lbcr = CFG_LBC_LBCR;
wdenk492b9e72004-08-01 23:02:45 +0000196 asm("msync");
wdenk13eb2212004-07-09 23:27:13 +0000197
wdenk9c53f402003-10-15 23:53:47 +0000198 lbc->lsrt = CFG_LBC_LSRT;
wdenk9c53f402003-10-15 23:53:47 +0000199 lbc->mrtpr = CFG_LBC_MRTPR;
wdenk492b9e72004-08-01 23:02:45 +0000200 asm("sync");
wdenk9c53f402003-10-15 23:53:47 +0000201
wdenk13eb2212004-07-09 23:27:13 +0000202 /*
203 * Configure the SDRAM controller.
204 */
205 lbc->lsdmr = CFG_LBC_LSDMR_1;
wdenk492b9e72004-08-01 23:02:45 +0000206 asm("sync");
wdenk13eb2212004-07-09 23:27:13 +0000207 *sdram_addr = 0xff;
wdenk492b9e72004-08-01 23:02:45 +0000208 ppcDcbf((unsigned long) sdram_addr);
209 udelay(100);
wdenk9c53f402003-10-15 23:53:47 +0000210
wdenk13eb2212004-07-09 23:27:13 +0000211 lbc->lsdmr = CFG_LBC_LSDMR_2;
wdenk492b9e72004-08-01 23:02:45 +0000212 asm("sync");
wdenk13eb2212004-07-09 23:27:13 +0000213 *sdram_addr = 0xff;
wdenk492b9e72004-08-01 23:02:45 +0000214 ppcDcbf((unsigned long) sdram_addr);
215 udelay(100);
wdenk9c53f402003-10-15 23:53:47 +0000216
wdenk13eb2212004-07-09 23:27:13 +0000217 lbc->lsdmr = CFG_LBC_LSDMR_3;
wdenk492b9e72004-08-01 23:02:45 +0000218 asm("sync");
wdenk13eb2212004-07-09 23:27:13 +0000219 *sdram_addr = 0xff;
wdenk492b9e72004-08-01 23:02:45 +0000220 ppcDcbf((unsigned long) sdram_addr);
221 udelay(100);
wdenk9c53f402003-10-15 23:53:47 +0000222
wdenk13eb2212004-07-09 23:27:13 +0000223 lbc->lsdmr = CFG_LBC_LSDMR_4;
wdenk492b9e72004-08-01 23:02:45 +0000224 asm("sync");
wdenk13eb2212004-07-09 23:27:13 +0000225 *sdram_addr = 0xff;
wdenk492b9e72004-08-01 23:02:45 +0000226 ppcDcbf((unsigned long) sdram_addr);
227 udelay(100);
wdenk9c53f402003-10-15 23:53:47 +0000228
wdenk13eb2212004-07-09 23:27:13 +0000229 lbc->lsdmr = CFG_LBC_LSDMR_5;
wdenk492b9e72004-08-01 23:02:45 +0000230 asm("sync");
wdenk13eb2212004-07-09 23:27:13 +0000231 *sdram_addr = 0xff;
wdenk492b9e72004-08-01 23:02:45 +0000232 ppcDcbf((unsigned long) sdram_addr);
233 udelay(100);
wdenk9c53f402003-10-15 23:53:47 +0000234}
235
236
237#if defined(CFG_DRAM_TEST)
238int testdram (void)
239{
240 uint *pstart = (uint *) CFG_MEMTEST_START;
241 uint *pend = (uint *) CFG_MEMTEST_END;
242 uint *p;
243
244 printf("SDRAM test phase 1:\n");
245 for (p = pstart; p < pend; p++)
246 *p = 0xaaaaaaaa;
247
248 for (p = pstart; p < pend; p++) {
249 if (*p != 0xaaaaaaaa) {
250 printf ("SDRAM test fails at: %08x\n", (uint) p);
251 return 1;
252 }
253 }
254
255 printf("SDRAM test phase 2:\n");
256 for (p = pstart; p < pend; p++)
257 *p = 0x55555555;
258
259 for (p = pstart; p < pend; p++) {
260 if (*p != 0x55555555) {
261 printf ("SDRAM test fails at: %08x\n", (uint) p);
262 return 1;
263 }
264 }
265
266 printf("SDRAM test passed.\n");
267 return 0;
268}
269#endif
270
271
272#if !defined(CONFIG_SPD_EEPROM)
273/*************************************************************************
274 * fixed sdram init -- doesn't use serial presence detect.
275 ************************************************************************/
276long int fixed_sdram (void)
277{
278 #ifndef CFG_RAMBOOT
Kumar Gala0a7a0972007-11-29 02:10:09 -0600279 volatile ccsr_ddr_t *ddr= (void *)(CFG_MPC85xx_DDR_ADDR);
wdenk9c53f402003-10-15 23:53:47 +0000280
281 ddr->cs0_bnds = CFG_DDR_CS0_BNDS;
282 ddr->cs0_config = CFG_DDR_CS0_CONFIG;
283 ddr->timing_cfg_1 = CFG_DDR_TIMING_1;
284 ddr->timing_cfg_2 = CFG_DDR_TIMING_2;
285 ddr->sdram_mode = CFG_DDR_MODE;
286 ddr->sdram_interval = CFG_DDR_INTERVAL;
287 #if defined (CONFIG_DDR_ECC)
288 ddr->err_disable = 0x0000000D;
289 ddr->err_sbe = 0x00ff0000;
290 #endif
291 asm("sync;isync;msync");
292 udelay(500);
293 #if defined (CONFIG_DDR_ECC)
294 /* Enable ECC checking */
295 ddr->sdram_cfg = (CFG_DDR_CONTROL | 0x20000000);
296 #else
297 ddr->sdram_cfg = CFG_DDR_CONTROL;
298 #endif
299 asm("sync; isync; msync");
300 udelay(500);
301 #endif
wdenk13eb2212004-07-09 23:27:13 +0000302 return CFG_SDRAM_SIZE * 1024 * 1024;
wdenk9c53f402003-10-15 23:53:47 +0000303}
304#endif /* !defined(CONFIG_SPD_EEPROM) */
wdenk492b9e72004-08-01 23:02:45 +0000305
306
307#if defined(CONFIG_PCI)
308/*
309 * Initialize PCI Devices, report devices found.
310 */
311
wdenk492b9e72004-08-01 23:02:45 +0000312
Matthew McClintock8c0da862006-06-28 10:45:41 -0500313static struct pci_controller hose;
wdenk492b9e72004-08-01 23:02:45 +0000314
315#endif /* CONFIG_PCI */
316
317
318void
319pci_init_board(void)
320{
321#ifdef CONFIG_PCI
wdenk492b9e72004-08-01 23:02:45 +0000322 pci_mpc85xx_init(&hose);
323#endif /* CONFIG_PCI */
324}
Matthew McClintock148e26a2006-06-28 10:43:36 -0500325
326
Kumar Gala6e578402007-11-28 22:54:27 -0600327#if defined(CONFIG_OF_BOARD_SETUP)
Matthew McClintock148e26a2006-06-28 10:43:36 -0500328void
329ft_board_setup(void *blob, bd_t *bd)
330{
Kumar Gala6e578402007-11-28 22:54:27 -0600331 int node, tmp[2];
332 const char *path;
Matthew McClintock148e26a2006-06-28 10:43:36 -0500333
334 ft_cpu_setup(blob, bd);
335
Kumar Gala6e578402007-11-28 22:54:27 -0600336 node = fdt_path_offset(blob, "/aliases");
337 tmp[0] = 0;
338 if (node >= 0) {
339#ifdef CONFIG_PCI
340 path = fdt_getprop(blob, node, "pci0", NULL);
341 if (path) {
342 tmp[1] = hose.last_busno - hose.first_busno;
343 do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
344 }
345#endif
Matthew McClintock148e26a2006-06-28 10:43:36 -0500346 }
347}
348#endif