Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 2 | /* |
Yangbo Lu | bb32e68 | 2021-06-03 10:51:19 +0800 | [diff] [blame] | 3 | * Copyright 2017, 2019-2021 NXP |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 4 | * Copyright 2015 Freescale Semiconductor |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __LS2_QDS_H |
| 8 | #define __LS2_QDS_H |
| 9 | |
Prabhakar Kushwaha | 122bcfd | 2015-11-09 16:42:07 +0530 | [diff] [blame] | 10 | #include "ls2080a_common.h" |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 11 | |
Yuan Yao | 5a89cce | 2016-06-08 18:24:54 +0800 | [diff] [blame] | 12 | #ifdef CONFIG_FSL_QSPI |
Yuan Yao | 5a89cce | 2016-06-08 18:24:54 +0800 | [diff] [blame] | 13 | #define CONFIG_SYS_I2C_IFDR_DIV 0x7e |
| 14 | #endif |
| 15 | |
| 16 | #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 |
Tom Rini | 8c70baa | 2021-12-14 13:36:40 -0500 | [diff] [blame] | 17 | #define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4) |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 18 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 19 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
| 20 | #define SPD_EEPROM_ADDRESS1 0x51 |
| 21 | #define SPD_EEPROM_ADDRESS2 0x52 |
| 22 | #define SPD_EEPROM_ADDRESS3 0x53 |
| 23 | #define SPD_EEPROM_ADDRESS4 0x54 |
| 24 | #define SPD_EEPROM_ADDRESS5 0x55 |
| 25 | #define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */ |
| 26 | #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 27 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 28 | #define CONFIG_SYS_NOR0_CSPR_EXT (0x0) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 29 | #define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) |
| 30 | #define CFG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024) |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 31 | |
| 32 | #define CONFIG_SYS_NOR0_CSPR \ |
| 33 | (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ |
| 34 | CSPR_PORT_SIZE_16 | \ |
| 35 | CSPR_MSEL_NOR | \ |
| 36 | CSPR_V) |
| 37 | #define CONFIG_SYS_NOR0_CSPR_EARLY \ |
| 38 | (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \ |
| 39 | CSPR_PORT_SIZE_16 | \ |
| 40 | CSPR_MSEL_NOR | \ |
| 41 | CSPR_V) |
| 42 | #define CONFIG_SYS_NOR1_CSPR \ |
| 43 | (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS) | \ |
| 44 | CSPR_PORT_SIZE_16 | \ |
| 45 | CSPR_MSEL_NOR | \ |
| 46 | CSPR_V) |
| 47 | #define CONFIG_SYS_NOR1_CSPR_EARLY \ |
| 48 | (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY) | \ |
| 49 | CSPR_PORT_SIZE_16 | \ |
| 50 | CSPR_MSEL_NOR | \ |
| 51 | CSPR_V) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 52 | #define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12) |
| 53 | #define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 54 | FTIM0_NOR_TEADC(0x5) | \ |
| 55 | FTIM0_NOR_TEAHC(0x5)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 56 | #define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 57 | FTIM1_NOR_TRAD_NOR(0x1a) |\ |
| 58 | FTIM1_NOR_TSEQRAD_NOR(0x13)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 59 | #define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 60 | FTIM2_NOR_TCH(0x4) | \ |
| 61 | FTIM2_NOR_TWPH(0x0E) | \ |
| 62 | FTIM2_NOR_TWP(0x1c)) |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 63 | #define CFG_SYS_NOR_FTIM3 0x04000000 |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 64 | #define CONFIG_SYS_IFC_CCR 0x01000000 |
| 65 | |
Masahiro Yamada | 8cea9b5 | 2017-02-11 22:43:54 +0900 | [diff] [blame] | 66 | #ifdef CONFIG_MTD_NOR_FLASH |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 67 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 68 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 69 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\ |
| 70 | CONFIG_SYS_FLASH_BASE + 0x40000000} |
| 71 | #endif |
| 72 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 73 | #define CFG_SYS_NAND_CSPR_EXT (0x0) |
| 74 | #define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 75 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ |
| 76 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ |
| 77 | | CSPR_V) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 78 | #define CFG_SYS_NAND_AMASK IFC_AMASK(64 * 1024) |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 79 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 80 | #define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 81 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ |
| 82 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ |
| 83 | | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \ |
| 84 | | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ |
| 85 | | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ |
| 86 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ |
| 87 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 88 | /* ONFI NAND Flash mode0 Timing Params */ |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 89 | #define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 90 | FTIM0_NAND_TWP(0x18) | \ |
| 91 | FTIM0_NAND_TWCHT(0x07) | \ |
| 92 | FTIM0_NAND_TWH(0x0a)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 93 | #define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 94 | FTIM1_NAND_TWBE(0x39) | \ |
| 95 | FTIM1_NAND_TRR(0x0e) | \ |
| 96 | FTIM1_NAND_TRP(0x18)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 97 | #define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 98 | FTIM2_NAND_TREH(0x0a) | \ |
| 99 | FTIM2_NAND_TWHRE(0x1e)) |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 100 | #define CFG_SYS_NAND_FTIM3 0x0 |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 101 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 102 | #define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE } |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 103 | #define CONFIG_MTD_NAND_VERIFY_WRITE |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 104 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 105 | #define QIXIS_LBMAP_SWITCH 0x06 |
| 106 | #define QIXIS_LBMAP_MASK 0x0f |
| 107 | #define QIXIS_LBMAP_SHIFT 0 |
| 108 | #define QIXIS_LBMAP_DFLTBANK 0x00 |
| 109 | #define QIXIS_LBMAP_ALTBANK 0x04 |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 110 | #define QIXIS_LBMAP_NAND 0x09 |
Santan Kumar | 1afa900 | 2017-05-05 15:42:29 +0530 | [diff] [blame] | 111 | #define QIXIS_LBMAP_SD 0x00 |
Yuan Yao | 331c87c | 2016-06-08 18:25:00 +0800 | [diff] [blame] | 112 | #define QIXIS_LBMAP_QSPI 0x0f |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 113 | #define QIXIS_RST_CTL_RESET 0x31 |
| 114 | #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 |
| 115 | #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 |
| 116 | #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 117 | #define QIXIS_RCW_SRC_NAND 0x107 |
Santan Kumar | 1afa900 | 2017-05-05 15:42:29 +0530 | [diff] [blame] | 118 | #define QIXIS_RCW_SRC_SD 0x40 |
Yuan Yao | 331c87c | 2016-06-08 18:25:00 +0800 | [diff] [blame] | 119 | #define QIXIS_RCW_SRC_QSPI 0x62 |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 120 | #define QIXIS_RST_FORCE_MEM 0x01 |
| 121 | |
| 122 | #define CONFIG_SYS_CSPR3_EXT (0x0) |
| 123 | #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \ |
| 124 | | CSPR_PORT_SIZE_8 \ |
| 125 | | CSPR_MSEL_GPCM \ |
| 126 | | CSPR_V) |
| 127 | #define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \ |
| 128 | | CSPR_PORT_SIZE_8 \ |
| 129 | | CSPR_MSEL_GPCM \ |
| 130 | | CSPR_V) |
| 131 | |
| 132 | #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024) |
| 133 | #define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12) |
| 134 | /* QIXIS Timing parameters for IFC CS3 */ |
| 135 | #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
| 136 | FTIM0_GPCM_TEADC(0x0e) | \ |
| 137 | FTIM0_GPCM_TEAHC(0x0e)) |
| 138 | #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \ |
| 139 | FTIM1_GPCM_TRAD(0x3f)) |
| 140 | #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \ |
| 141 | FTIM2_GPCM_TCH(0xf) | \ |
| 142 | FTIM2_GPCM_TWP(0x3E)) |
| 143 | #define CONFIG_SYS_CS3_FTIM3 0x0 |
| 144 | |
Santan Kumar | 9913648 | 2017-05-05 15:42:28 +0530 | [diff] [blame] | 145 | #if defined(CONFIG_SPL) |
| 146 | #if defined(CONFIG_NAND_BOOT) |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 147 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT |
| 148 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR_EARLY |
| 149 | #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR0_CSPR |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 150 | #define CONFIG_SYS_AMASK1 CFG_SYS_NOR_AMASK |
| 151 | #define CONFIG_SYS_CSOR1 CFG_SYS_NOR_CSOR |
| 152 | #define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0 |
| 153 | #define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1 |
| 154 | #define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2 |
| 155 | #define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3 |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 156 | #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT |
| 157 | #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR_EARLY |
| 158 | #define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR1_CSPR |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 159 | #define CONFIG_SYS_AMASK2 CFG_SYS_NOR_AMASK_EARLY |
| 160 | #define CONFIG_SYS_AMASK2_FINAL CFG_SYS_NOR_AMASK |
| 161 | #define CONFIG_SYS_CSOR2 CFG_SYS_NOR_CSOR |
| 162 | #define CONFIG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0 |
| 163 | #define CONFIG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1 |
| 164 | #define CONFIG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2 |
| 165 | #define CONFIG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3 |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 166 | #define CONFIG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT |
| 167 | #define CONFIG_SYS_CSPR0 CFG_SYS_NAND_CSPR |
| 168 | #define CONFIG_SYS_AMASK0 CFG_SYS_NAND_AMASK |
| 169 | #define CONFIG_SYS_CSOR0 CFG_SYS_NAND_CSOR |
| 170 | #define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0 |
| 171 | #define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1 |
| 172 | #define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2 |
| 173 | #define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3 |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 174 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 175 | #define CFG_SYS_NAND_U_BOOT_SIZE (640 * 1024) |
Santan Kumar | 9913648 | 2017-05-05 15:42:28 +0530 | [diff] [blame] | 176 | #endif |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 177 | #else |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 178 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT |
| 179 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY |
| 180 | #define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 181 | #define CONFIG_SYS_AMASK0 CFG_SYS_NOR_AMASK |
| 182 | #define CONFIG_SYS_CSOR0 CFG_SYS_NOR_CSOR |
| 183 | #define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0 |
| 184 | #define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1 |
| 185 | #define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2 |
| 186 | #define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3 |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 187 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT |
| 188 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR_EARLY |
| 189 | #define CONFIG_SYS_CSPR1_FINAL CONFIG_SYS_NOR1_CSPR |
Tom Rini | 7b577ba | 2022-11-16 13:10:25 -0500 | [diff] [blame] | 190 | #define CONFIG_SYS_AMASK1 CFG_SYS_NOR_AMASK_EARLY |
| 191 | #define CONFIG_SYS_AMASK1_FINAL CFG_SYS_NOR_AMASK |
| 192 | #define CONFIG_SYS_CSOR1 CFG_SYS_NOR_CSOR |
| 193 | #define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0 |
| 194 | #define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1 |
| 195 | #define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2 |
| 196 | #define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3 |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 197 | #define CONFIG_SYS_CSPR2_EXT CFG_SYS_NAND_CSPR_EXT |
| 198 | #define CONFIG_SYS_CSPR2 CFG_SYS_NAND_CSPR |
| 199 | #define CONFIG_SYS_AMASK2 CFG_SYS_NAND_AMASK |
| 200 | #define CONFIG_SYS_CSOR2 CFG_SYS_NAND_CSOR |
| 201 | #define CONFIG_SYS_CS2_FTIM0 CFG_SYS_NAND_FTIM0 |
| 202 | #define CONFIG_SYS_CS2_FTIM1 CFG_SYS_NAND_FTIM1 |
| 203 | #define CONFIG_SYS_CS2_FTIM2 CFG_SYS_NAND_FTIM2 |
| 204 | #define CONFIG_SYS_CS2_FTIM3 CFG_SYS_NAND_FTIM3 |
Yuan Yao | 331c87c | 2016-06-08 18:25:00 +0800 | [diff] [blame] | 205 | #endif |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 206 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 207 | #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000 |
| 208 | |
| 209 | /* |
| 210 | * I2C |
| 211 | */ |
| 212 | #define I2C_MUX_PCA_ADDR 0x77 |
| 213 | #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/ |
| 214 | |
| 215 | /* I2C bus multiplexer */ |
| 216 | #define I2C_MUX_CH_DEFAULT 0x8 |
| 217 | |
Haikun Wang | 9547c5d | 2015-07-03 16:51:34 +0800 | [diff] [blame] | 218 | /* SPI */ |
Yuan Yao | 6fc42b0 | 2016-06-08 18:24:55 +0800 | [diff] [blame] | 219 | |
Yuan Yao | 86f42d7 | 2016-06-08 18:24:57 +0800 | [diff] [blame] | 220 | /* |
| 221 | * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure. |
| 222 | * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0 |
| 223 | * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1 |
| 224 | */ |
| 225 | #define FSL_QIXIS_BRDCFG9_QSPI 0x1 |
Yuan Yao | 6fc42b0 | 2016-06-08 18:24:55 +0800 | [diff] [blame] | 226 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 227 | /* |
| 228 | * RTC configuration |
| 229 | */ |
| 230 | #define RTC |
| 231 | #define CONFIG_RTC_DS3231 1 |
| 232 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
| 233 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 234 | /* Initial environment variables */ |
| 235 | #undef CONFIG_EXTRA_ENV_SETTINGS |
Udit Agarwal | 22ec238 | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 236 | #ifdef CONFIG_NXP_ESBC |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 237 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 238 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
| 239 | "loadaddr=0x80100000\0" \ |
| 240 | "kernel_addr=0x100000\0" \ |
| 241 | "ramdisk_addr=0x800000\0" \ |
| 242 | "ramdisk_size=0x2000000\0" \ |
| 243 | "fdt_high=0xa0000000\0" \ |
| 244 | "initrd_high=0xffffffffffffffff\0" \ |
Udit Agarwal | d11fed7 | 2017-05-02 17:43:57 +0530 | [diff] [blame] | 245 | "kernel_start=0x581000000\0" \ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 246 | "kernel_load=0xa0000000\0" \ |
Prabhakar Kushwaha | ae193f9 | 2016-02-03 17:03:51 +0530 | [diff] [blame] | 247 | "kernel_size=0x2800000\0" \ |
Santan Kumar | 0a946f4 | 2017-02-06 14:18:12 +0530 | [diff] [blame] | 248 | "mcmemsize=0x40000000\0" \ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 249 | "mcinitcmd=esbc_validate 0x580640000;" \ |
| 250 | "esbc_validate 0x580680000;" \ |
Udit Agarwal | d11fed7 | 2017-05-02 17:43:57 +0530 | [diff] [blame] | 251 | "fsl_mc start mc 0x580a00000" \ |
| 252 | " 0x580e00000 \0" |
Rajesh Bhagat | fb0c2f3 | 2018-12-27 04:38:01 +0000 | [diff] [blame] | 253 | #else |
| 254 | #ifdef CONFIG_TFABOOT |
| 255 | #define SD_MC_INIT_CMD \ |
Priyanka Jain | b20a9c7 | 2021-07-19 14:54:25 +0530 | [diff] [blame] | 256 | "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \ |
Wasim Khan | 2260b3e | 2019-06-10 10:17:27 +0000 | [diff] [blame] | 257 | "mmc read 0x80e00000 0x7000 0x800;" \ |
| 258 | "fsl_mc start mc 0x80a00000 0x80e00000\0" |
Rajesh Bhagat | fb0c2f3 | 2018-12-27 04:38:01 +0000 | [diff] [blame] | 259 | #define IFC_MC_INIT_CMD \ |
| 260 | "fsl_mc start mc 0x580a00000" \ |
| 261 | " 0x580e00000 \0" |
| 262 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 263 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
| 264 | "loadaddr=0x80100000\0" \ |
| 265 | "loadaddr_sd=0x90100000\0" \ |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 266 | "kernel_addr=0x581000000\0" \ |
| 267 | "kernel_addr_sd=0x8000\0" \ |
Rajesh Bhagat | fb0c2f3 | 2018-12-27 04:38:01 +0000 | [diff] [blame] | 268 | "ramdisk_addr=0x800000\0" \ |
| 269 | "ramdisk_size=0x2000000\0" \ |
| 270 | "fdt_high=0xa0000000\0" \ |
| 271 | "initrd_high=0xffffffffffffffff\0" \ |
| 272 | "kernel_start=0x581000000\0" \ |
| 273 | "kernel_start_sd=0x8000\0" \ |
| 274 | "kernel_load=0xa0000000\0" \ |
| 275 | "kernel_size=0x2800000\0" \ |
| 276 | "kernel_size_sd=0x14000\0" \ |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 277 | "load_addr=0xa0000000\0" \ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 278 | "kernelheader_addr=0x580600000\0" \ |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 279 | "kernelheader_addr_r=0x80200000\0" \ |
| 280 | "kernelheader_size=0x40000\0" \ |
| 281 | "BOARD=ls2088aqds\0" \ |
| 282 | "mcmemsize=0x70000000 \0" \ |
Biwen Li | 35c82d6 | 2020-03-19 20:01:07 +0800 | [diff] [blame] | 283 | "scriptaddr=0x80000000\0" \ |
| 284 | "scripthdraddr=0x80080000\0" \ |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 285 | IFC_MC_INIT_CMD \ |
Biwen Li | 35c82d6 | 2020-03-19 20:01:07 +0800 | [diff] [blame] | 286 | BOOTENV \ |
| 287 | "boot_scripts=ls2088aqds_boot.scr\0" \ |
| 288 | "boot_script_hdr=hdr_ls2088aqds_bs.out\0" \ |
| 289 | "scan_dev_for_boot_part=" \ |
| 290 | "part list ${devtype} ${devnum} devplist; " \ |
| 291 | "env exists devplist || setenv devplist 1; " \ |
| 292 | "for distro_bootpart in ${devplist}; do " \ |
| 293 | "if fstype ${devtype} " \ |
| 294 | "${devnum}:${distro_bootpart} " \ |
| 295 | "bootfstype; then " \ |
| 296 | "run scan_dev_for_boot; " \ |
| 297 | "fi; " \ |
| 298 | "done\0" \ |
| 299 | "boot_a_script=" \ |
| 300 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 301 | "${scriptaddr} ${prefix}${script}; " \ |
| 302 | "env exists secureboot && load ${devtype} " \ |
| 303 | "${devnum}:${distro_bootpart} " \ |
| 304 | "${scripthdraddr} ${prefix}${boot_script_hdr} " \ |
| 305 | "&& esbc_validate ${scripthdraddr};" \ |
| 306 | "source ${scriptaddr}\0" \ |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 307 | "nor_bootcmd=echo Trying load from nor..;" \ |
| 308 | "cp.b $kernel_addr $load_addr " \ |
| 309 | "$kernel_size ; env exists secureboot && " \ |
| 310 | "cp.b $kernelheader_addr $kernelheader_addr_r " \ |
| 311 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\ |
| 312 | "bootm $load_addr#$BOARD\0" \ |
| 313 | "sd_bootcmd=echo Trying load from SD ..;" \ |
| 314 | "mmcinfo; mmc read $load_addr " \ |
| 315 | "$kernel_addr_sd $kernel_size_sd && " \ |
| 316 | "bootm $load_addr#$BOARD\0" |
Santan Kumar | 1afa900 | 2017-05-05 15:42:29 +0530 | [diff] [blame] | 317 | #elif defined(CONFIG_SD_BOOT) |
| 318 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 319 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
| 320 | "loadaddr=0x90100000\0" \ |
| 321 | "kernel_addr=0x800\0" \ |
| 322 | "ramdisk_addr=0x800000\0" \ |
| 323 | "ramdisk_size=0x2000000\0" \ |
| 324 | "fdt_high=0xa0000000\0" \ |
| 325 | "initrd_high=0xffffffffffffffff\0" \ |
| 326 | "kernel_start=0x8000\0" \ |
| 327 | "kernel_load=0xa0000000\0" \ |
| 328 | "kernel_size=0x14000\0" \ |
Priyanka Jain | b20a9c7 | 2021-07-19 14:54:25 +0530 | [diff] [blame] | 329 | "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \ |
| 330 | "mmc read 0x80e00000 0x7000 0x800;" \ |
| 331 | "fsl_mc start mc 0x80a00000 0x80e00000\0" \ |
Santan Kumar | 1afa900 | 2017-05-05 15:42:29 +0530 | [diff] [blame] | 332 | "mcmemsize=0x70000000 \0" |
Udit Agarwal | 1858343 | 2017-01-06 15:58:57 +0530 | [diff] [blame] | 333 | #else |
| 334 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 335 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
| 336 | "loadaddr=0x80100000\0" \ |
| 337 | "kernel_addr=0x100000\0" \ |
| 338 | "ramdisk_addr=0x800000\0" \ |
| 339 | "ramdisk_size=0x2000000\0" \ |
| 340 | "fdt_high=0xa0000000\0" \ |
| 341 | "initrd_high=0xffffffffffffffff\0" \ |
Santan Kumar | 0f0173d | 2017-04-28 12:47:24 +0530 | [diff] [blame] | 342 | "kernel_start=0x581000000\0" \ |
Udit Agarwal | 1858343 | 2017-01-06 15:58:57 +0530 | [diff] [blame] | 343 | "kernel_load=0xa0000000\0" \ |
| 344 | "kernel_size=0x2800000\0" \ |
Santan Kumar | 0a946f4 | 2017-02-06 14:18:12 +0530 | [diff] [blame] | 345 | "mcmemsize=0x40000000\0" \ |
Santan Kumar | 0f0173d | 2017-04-28 12:47:24 +0530 | [diff] [blame] | 346 | "mcinitcmd=fsl_mc start mc 0x580a00000" \ |
| 347 | " 0x580e00000 \0" |
Rajesh Bhagat | fb0c2f3 | 2018-12-27 04:38:01 +0000 | [diff] [blame] | 348 | #endif /* CONFIG_TFABOOT */ |
Udit Agarwal | 22ec238 | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 349 | #endif /* CONFIG_NXP_ESBC */ |
Udit Agarwal | 1858343 | 2017-01-06 15:58:57 +0530 | [diff] [blame] | 350 | |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 351 | #ifdef CONFIG_TFABOOT |
Biwen Li | 35c82d6 | 2020-03-19 20:01:07 +0800 | [diff] [blame] | 352 | #define BOOT_TARGET_DEVICES(func) \ |
| 353 | func(USB, usb, 0) \ |
| 354 | func(MMC, mmc, 0) \ |
| 355 | func(SCSI, scsi, 0) \ |
| 356 | func(DHCP, dhcp, na) |
| 357 | #include <config_distro_bootcmd.h> |
| 358 | |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 359 | #define SD_BOOTCOMMAND \ |
| 360 | "env exists mcinitcmd && env exists secureboot "\ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 361 | "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \ |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 362 | "&& esbc_validate $load_addr; " \ |
| 363 | "env exists mcinitcmd && run mcinitcmd " \ |
Wasim Khan | 2260b3e | 2019-06-10 10:17:27 +0000 | [diff] [blame] | 364 | "&& mmc read 0x80d00000 0x6800 0x800 " \ |
| 365 | "&& fsl_mc lazyapply dpl 0x80d00000; " \ |
Biwen Li | 35c82d6 | 2020-03-19 20:01:07 +0800 | [diff] [blame] | 366 | "run distro_bootcmd;run sd_bootcmd; " \ |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 367 | "env exists secureboot && esbc_halt;" |
| 368 | |
| 369 | #define IFC_NOR_BOOTCOMMAND \ |
| 370 | "env exists mcinitcmd && env exists secureboot "\ |
Priyanka Singh | 7cef8b6 | 2020-01-22 10:32:38 +0000 | [diff] [blame] | 371 | "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\ |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 372 | "&& fsl_mc lazyapply dpl 0x580d00000;" \ |
Biwen Li | 35c82d6 | 2020-03-19 20:01:07 +0800 | [diff] [blame] | 373 | "run distro_bootcmd;run nor_bootcmd; " \ |
Wasim Khan | fcfe0af | 2019-06-10 10:17:25 +0000 | [diff] [blame] | 374 | "env exists secureboot && esbc_halt;" |
| 375 | #endif |
| 376 | |
Tom Rini | 1e57cbb | 2022-06-10 22:59:38 -0400 | [diff] [blame] | 377 | #if defined(CONFIG_FSL_MC_ENET) |
Prabhakar Kushwaha | c158fad | 2015-03-20 19:28:26 -0700 | [diff] [blame] | 378 | #define SGMII_CARD_PORT1_PHY_ADDR 0x1C |
| 379 | #define SGMII_CARD_PORT2_PHY_ADDR 0x1d |
| 380 | #define SGMII_CARD_PORT3_PHY_ADDR 0x1E |
| 381 | #define SGMII_CARD_PORT4_PHY_ADDR 0x1F |
| 382 | |
Prabhakar Kushwaha | 35f93f6 | 2015-08-07 18:01:51 +0530 | [diff] [blame] | 383 | #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0 |
| 384 | #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1 |
| 385 | #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2 |
| 386 | #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3 |
| 387 | #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4 |
| 388 | #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5 |
| 389 | #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6 |
| 390 | #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7 |
| 391 | #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8 |
| 392 | #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9 |
| 393 | #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa |
| 394 | #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb |
| 395 | #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc |
| 396 | #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd |
| 397 | #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe |
| 398 | #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf |
| 399 | |
Prabhakar Kushwaha | c158fad | 2015-03-20 19:28:26 -0700 | [diff] [blame] | 400 | #endif |
| 401 | |
Saksham Jain | c0c38d2 | 2016-03-23 16:24:35 +0530 | [diff] [blame] | 402 | #include <asm/fsl_secure_boot.h> |
| 403 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 404 | #endif /* __LS2_QDS_H */ |