blob: e21639a6951bcd0251325b27ad254e7aab6dd6ef [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu49912402014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Shengzhou Liu49912402014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu49912402014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu49912402014-11-24 17:11:56 +080017
Tom Rini0a2bac72022-11-16 13:10:29 -050018#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu49912402014-11-24 17:11:56 +080019
Shengzhou Liu49912402014-11-24 17:11:56 +080020#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu49912402014-11-24 17:11:56 +080021#define RESET_VECTOR_OFFSET 0x27FFC
22#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liu49912402014-11-24 17:11:56 +080023
Miquel Raynald0935362019-10-03 19:50:03 +020024#ifdef CONFIG_MTD_RAW_NAND
Tom Rinib4213492022-11-12 17:36:51 -050025#define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10)
26#define CFG_SYS_NAND_U_BOOT_DST 0x30000000
27#define CFG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu49912402014-11-24 17:11:56 +080028#endif
29
30#ifdef CONFIG_SPIFLASH
tang yuantian8dc02f32014-12-17 15:42:54 +080031#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu49912402014-11-24 17:11:56 +080032#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080033#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
34#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu49912402014-11-24 17:11:56 +080035#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu49912402014-11-24 17:11:56 +080036#endif
37
38#ifdef CONFIG_SDCARD
tang yuantian8dc02f32014-12-17 15:42:54 +080039#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu49912402014-11-24 17:11:56 +080040#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080041#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
42#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu49912402014-11-24 17:11:56 +080043#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu49912402014-11-24 17:11:56 +080044#endif
45
46#endif /* CONFIG_RAMBOOT_PBL */
47
Shengzhou Liu49912402014-11-24 17:11:56 +080048#ifndef CONFIG_RESET_VECTOR_ADDRESS
49#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
50#endif
51
Shengzhou Liu49912402014-11-24 17:11:56 +080052/* PCIe Boot - Master */
53#define CONFIG_SRIO_PCIE_BOOT_MASTER
54/*
55 * for slave u-boot IMAGE instored in master memory space,
56 * PHYS must be aligned based on the SIZE
57 */
58#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
59#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
60#ifdef CONFIG_PHYS_64BIT
61#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
62#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
63#else
64#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
65#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
66#endif
67/*
68 * for slave UCODE and ENV instored in master memory space,
69 * PHYS must be aligned based on the SIZE
70 */
71#ifdef CONFIG_PHYS_64BIT
72#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
73#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
74#else
75#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
76#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
77#endif
78#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
79/* slave core release by master*/
80#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
81#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
82
83/* PCIe Boot - Slave */
84#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
85#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
86#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
87 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
88/* Set 1M boot space for PCIe boot */
Simon Glass72cc5382022-10-20 18:22:39 -060089#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
Shengzhou Liu49912402014-11-24 17:11:56 +080090#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
91 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
92#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu49912402014-11-24 17:11:56 +080093#endif
94
Shengzhou Liu49912402014-11-24 17:11:56 +080095/*
96 * These can be toggled for performance analysis, otherwise use default.
97 */
Shengzhou Liu49912402014-11-24 17:11:56 +080098#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Shengzhou Liu49912402014-11-24 17:11:56 +080099#ifdef CONFIG_DDR_ECC
Shengzhou Liu49912402014-11-24 17:11:56 +0800100#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
101#endif
102
Shengzhou Liu49912402014-11-24 17:11:56 +0800103/*
104 * Config the L3 Cache as L3 SRAM
105 */
106#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rini5cd7ece2019-11-18 20:02:10 -0500107#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu49912402014-11-24 17:11:56 +0800108
109#ifdef CONFIG_PHYS_64BIT
110#define CONFIG_SYS_DCSRBAR 0xf0000000
111#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
112#endif
113
Shengzhou Liu49912402014-11-24 17:11:56 +0800114/*
115 * DDR Setup
116 */
117#define CONFIG_VERY_BIG_RAM
118#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
119#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
York Sunf9a03632016-12-28 08:43:34 -0800120#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800121#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu49912402014-11-24 17:11:56 +0800122#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun940ee4a2016-12-28 08:43:33 -0800123#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800124#define CONFIG_SYS_SDRAM_SIZE 2048
125#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800126
127/*
128 * IFC Definitions
129 */
130#define CONFIG_SYS_FLASH_BASE 0xe8000000
131#ifdef CONFIG_PHYS_64BIT
132#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
133#else
134#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
135#endif
136
137#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
138#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
139 CSPR_PORT_SIZE_16 | \
140 CSPR_MSEL_NOR | \
141 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -0500142#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Shengzhou Liu49912402014-11-24 17:11:56 +0800143
144/* NOR Flash Timing Params */
York Sunf9a03632016-12-28 08:43:34 -0800145#if defined(CONFIG_TARGET_T1024RDB)
Tom Rini7b577ba2022-11-16 13:10:25 -0500146#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun940ee4a2016-12-28 08:43:33 -0800147#elif defined(CONFIG_TARGET_T1023RDB)
Tom Rini7b577ba2022-11-16 13:10:25 -0500148#define CFG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800149 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
150#endif
Tom Rini7b577ba2022-11-16 13:10:25 -0500151#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Shengzhou Liu49912402014-11-24 17:11:56 +0800152 FTIM0_NOR_TEADC(0x5) | \
153 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -0500154#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Shengzhou Liu49912402014-11-24 17:11:56 +0800155 FTIM1_NOR_TRAD_NOR(0x1A) |\
156 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -0500157#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Shengzhou Liu49912402014-11-24 17:11:56 +0800158 FTIM2_NOR_TCH(0x4) | \
159 FTIM2_NOR_TWPH(0x0E) | \
160 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -0500161#define CFG_SYS_NOR_FTIM3 0x0
Shengzhou Liu49912402014-11-24 17:11:56 +0800162
Shengzhou Liu49912402014-11-24 17:11:56 +0800163#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
164
Shengzhou Liu49912402014-11-24 17:11:56 +0800165#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
166
York Sunf9a03632016-12-28 08:43:34 -0800167#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu49912402014-11-24 17:11:56 +0800168/* CPLD on IFC */
169#define CONFIG_SYS_CPLD_BASE 0xffdf0000
170#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
171#define CONFIG_SYS_CSPR2_EXT (0xf)
172#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
173 | CSPR_PORT_SIZE_8 \
174 | CSPR_MSEL_GPCM \
175 | CSPR_V)
176#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
177#define CONFIG_SYS_CSOR2 0x0
178
179/* CPLD Timing parameters for IFC CS2 */
180#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
181 FTIM0_GPCM_TEADC(0x0e) | \
182 FTIM0_GPCM_TEAHC(0x0e))
183#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
184 FTIM1_GPCM_TRAD(0x1f))
185#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
186 FTIM2_GPCM_TCH(0x8) | \
187 FTIM2_GPCM_TWP(0x1f))
188#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800189#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800190
191/* NAND Flash on IFC */
Tom Rinib4213492022-11-12 17:36:51 -0500192#define CFG_SYS_NAND_BASE 0xff800000
Shengzhou Liu49912402014-11-24 17:11:56 +0800193#ifdef CONFIG_PHYS_64BIT
Tom Rinib4213492022-11-12 17:36:51 -0500194#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Shengzhou Liu49912402014-11-24 17:11:56 +0800195#else
Tom Rinib4213492022-11-12 17:36:51 -0500196#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Shengzhou Liu49912402014-11-24 17:11:56 +0800197#endif
Tom Rinib4213492022-11-12 17:36:51 -0500198#define CFG_SYS_NAND_CSPR_EXT (0xf)
199#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shengzhou Liu49912402014-11-24 17:11:56 +0800200 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
201 | CSPR_MSEL_NAND /* MSEL = NAND */ \
202 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -0500203#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liu49912402014-11-24 17:11:56 +0800204
York Sunf9a03632016-12-28 08:43:34 -0800205#if defined(CONFIG_TARGET_T1024RDB)
Tom Rinib4213492022-11-12 17:36:51 -0500206#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Shengzhou Liu49912402014-11-24 17:11:56 +0800207 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
208 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
209 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
210 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
211 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
212 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
York Sun940ee4a2016-12-28 08:43:33 -0800213#elif defined(CONFIG_TARGET_T1023RDB)
Tom Rinib4213492022-11-12 17:36:51 -0500214#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Jaiprakash Singhc4e609f2015-05-22 15:21:07 +0530215 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
216 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800217 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
218 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
219 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
220 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800221#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800222
Shengzhou Liu49912402014-11-24 17:11:56 +0800223/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -0500224#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Shengzhou Liu49912402014-11-24 17:11:56 +0800225 FTIM0_NAND_TWP(0x18) | \
226 FTIM0_NAND_TWCHT(0x07) | \
227 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -0500228#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Shengzhou Liu49912402014-11-24 17:11:56 +0800229 FTIM1_NAND_TWBE(0x39) | \
230 FTIM1_NAND_TRR(0x0e) | \
231 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -0500232#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Shengzhou Liu49912402014-11-24 17:11:56 +0800233 FTIM2_NAND_TREH(0x0a) | \
234 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -0500235#define CFG_SYS_NAND_FTIM3 0x0
Shengzhou Liu49912402014-11-24 17:11:56 +0800236
Tom Rinib4213492022-11-12 17:36:51 -0500237#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Shengzhou Liu49912402014-11-24 17:11:56 +0800238
Miquel Raynald0935362019-10-03 19:50:03 +0200239#if defined(CONFIG_MTD_RAW_NAND)
Tom Rinib4213492022-11-12 17:36:51 -0500240#define CONFIG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
241#define CONFIG_SYS_CSPR0 CFG_SYS_NAND_CSPR
242#define CONFIG_SYS_AMASK0 CFG_SYS_NAND_AMASK
243#define CONFIG_SYS_CSOR0 CFG_SYS_NAND_CSOR
244#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
245#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
246#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
247#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Shengzhou Liu49912402014-11-24 17:11:56 +0800248#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
249#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
Tom Rini7b577ba2022-11-16 13:10:25 -0500250#define CONFIG_SYS_AMASK1 CFG_SYS_NOR_AMASK
251#define CONFIG_SYS_CSOR1 CFG_SYS_NOR_CSOR
252#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
253#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
254#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
255#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
Shengzhou Liu49912402014-11-24 17:11:56 +0800256#else
257#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
258#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
Tom Rini7b577ba2022-11-16 13:10:25 -0500259#define CONFIG_SYS_AMASK0 CFG_SYS_NOR_AMASK
260#define CONFIG_SYS_CSOR0 CFG_SYS_NOR_CSOR
261#define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
262#define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
263#define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
264#define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
Tom Rinib4213492022-11-12 17:36:51 -0500265#define CONFIG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
266#define CONFIG_SYS_CSPR1 CFG_SYS_NAND_CSPR
267#define CONFIG_SYS_AMASK1 CFG_SYS_NAND_AMASK
268#define CONFIG_SYS_CSOR1 CFG_SYS_NAND_CSOR
269#define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
270#define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
271#define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
272#define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Shengzhou Liu49912402014-11-24 17:11:56 +0800273#endif
274
Shengzhou Liu49912402014-11-24 17:11:56 +0800275#define CONFIG_HWCONFIG
276
277/* define to use L1 as initial stack */
278#define CONFIG_L1_INIT_RAM
Shengzhou Liu49912402014-11-24 17:11:56 +0800279#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
280#ifdef CONFIG_PHYS_64BIT
281#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700282#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu49912402014-11-24 17:11:56 +0800283/* The assembler doesn't like typecast */
284#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
285 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
286 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
287#else
York Sunee7b4832015-08-17 13:31:51 -0700288#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu49912402014-11-24 17:11:56 +0800289#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
290#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
291#endif
292#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
293
Tom Rini55f37562022-05-24 14:14:02 -0400294#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Shengzhou Liu49912402014-11-24 17:11:56 +0800295
Shengzhou Liu49912402014-11-24 17:11:56 +0800296/* Serial Port */
Tom Rinidf6a2152022-11-16 13:10:28 -0500297#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Shengzhou Liu49912402014-11-24 17:11:56 +0800298
299#define CONFIG_SYS_BAUDRATE_TABLE \
300 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
301
Tom Rinidf6a2152022-11-16 13:10:28 -0500302#define CFG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
303#define CFG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
304#define CFG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
305#define CFG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu49912402014-11-24 17:11:56 +0800306
Shengzhou Liu49912402014-11-24 17:11:56 +0800307/* I2C */
Shengzhou Liu49912402014-11-24 17:11:56 +0800308
Shengzhou Liu0a197892015-06-17 16:37:01 +0800309#define I2C_PCA6408_BUS_NUM 1
310#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu49912402014-11-24 17:11:56 +0800311
312/* I2C bus multiplexer */
313#define I2C_MUX_CH_DEFAULT 0x8
314
315/*
316 * RTC configuration
317 */
318#define RTC
319#define CONFIG_RTC_DS1337 1
320#define CONFIG_SYS_I2C_RTC_ADDR 0x68
321
322/*
323 * eSPI - Enhanced SPI
324 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800325
326/*
327 * General PCIe
328 * Memory space is mapped 1-1, but I/O space must start from 0.
329 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800330
331#ifdef CONFIG_PCI
332/* controller 1, direct to uli, tgtid 3, Base address 20000 */
333#ifdef CONFIG_PCIE1
334#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800335#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800336#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800337#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800338#endif
339
340/* controller 2, Slot 2, tgtid 2, Base address 201000 */
341#ifdef CONFIG_PCIE2
342#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800343#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800344#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu49912402014-11-24 17:11:56 +0800345#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800346#endif
347
348/* controller 3, Slot 1, tgtid 1, Base address 202000 */
349#ifdef CONFIG_PCIE3
350#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800351#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800352#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800353#endif /* CONFIG_PCI */
354
355/*
356 * USB
357 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800358
Shengzhou Liu49912402014-11-24 17:11:56 +0800359/*
360 * SDHC
361 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800362#ifdef CONFIG_MMC
Tom Rini376b88a2022-10-28 20:27:13 -0400363#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu49912402014-11-24 17:11:56 +0800364#endif
365
366/* Qman/Bman */
367#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500368#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu49912402014-11-24 17:11:56 +0800369#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
370#ifdef CONFIG_PHYS_64BIT
371#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
372#else
373#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
374#endif
375#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500376#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
377#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
378#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
379#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
380#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
381 CONFIG_SYS_BMAN_CENA_SIZE)
382#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
383#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500384#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu49912402014-11-24 17:11:56 +0800385#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
386#ifdef CONFIG_PHYS_64BIT
387#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
388#else
389#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
390#endif
391#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500392#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500393#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
394#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
395 CONFIG_SYS_QMAN_CENA_SIZE)
396#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
397#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu49912402014-11-24 17:11:56 +0800398
399#define CONFIG_SYS_DPAA_FMAN
Shengzhou Liu49912402014-11-24 17:11:56 +0800400#endif /* CONFIG_NOBQFMAN */
401
402#ifdef CONFIG_SYS_DPAA_FMAN
York Sunf9a03632016-12-28 08:43:34 -0800403#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800404#define RGMII_PHY1_ADDR 0x2
405#define RGMII_PHY2_ADDR 0x6
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800406#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu49912402014-11-24 17:11:56 +0800407#define FM1_10GEC1_PHY_ADDR 0x1
York Sun940ee4a2016-12-28 08:43:33 -0800408#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800409#define RGMII_PHY1_ADDR 0x1
410#define SGMII_RTK_PHY_ADDR 0x3
411#define SGMII_AQR_PHY_ADDR 0x2
412#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800413#endif
414
Shengzhou Liu49912402014-11-24 17:11:56 +0800415/*
416 * Dynamic MTD Partition support with mtdparts
417 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800418
419/*
Shengzhou Liu49912402014-11-24 17:11:56 +0800420 * Miscellaneous configurable options
421 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800422
423/*
424 * For booting Linux, the board info and command line data
425 * have to be in the first 64 MB of memory, since this is
426 * the maximum mapped by the Linux kernel during initialization.
427 */
428#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Shengzhou Liu49912402014-11-24 17:11:56 +0800429
Shengzhou Liu49912402014-11-24 17:11:56 +0800430/*
431 * Environment Configuration
432 */
433#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800434#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu49912402014-11-24 17:11:56 +0800435#define __USB_PHY_TYPE utmi
436
York Sun7d29dd62016-11-18 13:01:34 -0800437#ifdef CONFIG_ARCH_T1024
Tom Rini272eb5b2022-03-21 21:33:32 -0400438#define ARCH_EXTRA_ENV_SETTINGS \
439 "bank_intlv=cs0_cs1\0" \
440 "ramdiskfile=t1024rdb/ramdisk.uboot\0" \
441 "fdtfile=t1024rdb/t1024rdb.dtb\0"
Shengzhou Liu49912402014-11-24 17:11:56 +0800442#else
Tom Rini272eb5b2022-03-21 21:33:32 -0400443#define ARCH_EXTRA_ENV_SETTINGS \
444 "bank_intlv=null\0" \
445 "ramdiskfile=t1023rdb/ramdisk.uboot\0" \
446 "fdtfile=t1023rdb/t1023rdb.dtb\0"
Shengzhou Liu49912402014-11-24 17:11:56 +0800447#endif
448
449#define CONFIG_EXTRA_ENV_SETTINGS \
Tom Rini272eb5b2022-03-21 21:33:32 -0400450 ARCH_EXTRA_ENV_SETTINGS \
Shengzhou Liu49912402014-11-24 17:11:56 +0800451 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liu49912402014-11-24 17:11:56 +0800452 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Shengzhou Liu49912402014-11-24 17:11:56 +0800453 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600454 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Shengzhou Liu49912402014-11-24 17:11:56 +0800455 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
456 "netdev=eth0\0" \
457 "tftpflash=tftpboot $loadaddr $uboot && " \
458 "protect off $ubootaddr +$filesize && " \
459 "erase $ubootaddr +$filesize && " \
460 "cp.b $loadaddr $ubootaddr $filesize && " \
461 "protect on $ubootaddr +$filesize && " \
462 "cmp.b $loadaddr $ubootaddr $filesize\0" \
463 "consoledev=ttyS0\0" \
464 "ramdiskaddr=2000000\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500465 "fdtaddr=1e00000\0" \
Shengzhou Liu49912402014-11-24 17:11:56 +0800466 "bdev=sda3\0"
467
Shengzhou Liu49912402014-11-24 17:11:56 +0800468#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530469
Shengzhou Liu49912402014-11-24 17:11:56 +0800470#endif /* __T1024RDB_H */