blob: b006638e2c120b918a8855ace59ae89d70cf57da [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +00002/*
3 * (C) Copyright 2010 Freescale Semiconductor, Inc.
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +00004 */
5
6#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07007#include <init.h>
Simon Glass3ba929a2020-10-30 21:38:53 -06008#include <asm/global_data.h>
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +00009#include <asm/io.h>
10#include <asm/arch/imx-regs.h>
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000011#include <asm/arch/sys_proto.h>
12#include <asm/arch/crm_regs.h>
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +000013#include <asm/arch/clock.h>
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000014#include <asm/arch/iomux-mx53.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090015#include <linux/errno.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020016#include <asm/mach-imx/boot_mode.h>
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000017#include <netdev.h>
18#include <i2c.h>
19#include <mmc.h>
Yangbo Lu73340382019-06-21 11:42:28 +080020#include <fsl_esdhc_imx.h>
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000021#include <power/pmic.h>
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000022#include <fsl_pmic.h>
Stefano Babic11f382e2011-08-21 10:58:22 +020023#include <asm/gpio.h>
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000024#include <mc13892.h>
25
26DECLARE_GLOBAL_DATA_PTR;
27
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000028int dram_init(void)
29{
30 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa9606732011-07-03 05:55:33 +000031 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000032 PHYS_SDRAM_1_SIZE);
33 return 0;
34}
35
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000036#define UART_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
37 PAD_CTL_PUS_100K_UP | PAD_CTL_ODE)
38
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000039static void setup_iomux_uart(void)
40{
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000041 static const iomux_v3_cfg_t uart_pads[] = {
42 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, UART_PAD_CTRL),
43 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, UART_PAD_CTRL),
44 };
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000045
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000046 imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000047}
48
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000049#define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \
50 PAD_CTL_HYS | PAD_CTL_ODE)
51
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000052static void setup_i2c(unsigned int port_number)
53{
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000054 static const iomux_v3_cfg_t i2c1_pads[] = {
55 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__I2C1_SDA, I2C_PAD_CTRL),
56 NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__I2C1_SCL, I2C_PAD_CTRL),
57 };
58
59 static const iomux_v3_cfg_t i2c2_pads[] = {
60 NEW_PAD_CTRL(MX53_PAD_KEY_ROW3__I2C2_SDA, I2C_PAD_CTRL),
61 NEW_PAD_CTRL(MX53_PAD_KEY_COL3__I2C2_SCL, I2C_PAD_CTRL),
62 };
63
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000064 switch (port_number) {
65 case 0:
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000066 imx_iomux_v3_setup_multiple_pads(i2c1_pads,
67 ARRAY_SIZE(i2c1_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000068 break;
69 case 1:
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +000070 imx_iomux_v3_setup_multiple_pads(i2c2_pads,
71 ARRAY_SIZE(i2c2_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000072 break;
73 default:
74 printf("Warning: Wrong I2C port number\n");
75 break;
76 }
77}
78
79void power_init(void)
80{
81 unsigned int val;
Stefano Babic86b52f52011-10-08 11:00:22 +020082 struct pmic *p;
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000083 int ret;
84
Fabio Estevamf330cec2013-11-20 21:17:36 -020085 ret = pmic_init(I2C_0);
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000086 if (ret)
87 return;
Stefano Babic86b52f52011-10-08 11:00:22 +020088
Łukasz Majewski1c6dba12012-11-13 03:21:55 +000089 p = pmic_get("FSL_PMIC");
90 if (!p)
91 return;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000092
93 /* Set VDDA to 1.25V */
Stefano Babic86b52f52011-10-08 11:00:22 +020094 pmic_reg_read(p, REG_SW_2, &val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000095 val &= ~SWX_OUT_MASK;
96 val |= SWX_OUT_1_25;
Stefano Babic86b52f52011-10-08 11:00:22 +020097 pmic_reg_write(p, REG_SW_2, val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +000098
99 /*
100 * Need increase VCC and VDDA to 1.3V
101 * according to MX53 IC TO2 datasheet.
102 */
103 if (is_soc_rev(CHIP_REV_2_0) == 0) {
104 /* Set VCC to 1.3V for TO2 */
Stefano Babic86b52f52011-10-08 11:00:22 +0200105 pmic_reg_read(p, REG_SW_1, &val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000106 val &= ~SWX_OUT_MASK;
107 val |= SWX_OUT_1_30;
Stefano Babic86b52f52011-10-08 11:00:22 +0200108 pmic_reg_write(p, REG_SW_1, val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000109
110 /* Set VDDA to 1.3V for TO2 */
Stefano Babic86b52f52011-10-08 11:00:22 +0200111 pmic_reg_read(p, REG_SW_2, &val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000112 val &= ~SWX_OUT_MASK;
113 val |= SWX_OUT_1_30;
Stefano Babic86b52f52011-10-08 11:00:22 +0200114 pmic_reg_write(p, REG_SW_2, val);
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000115 }
116}
117
118static void setup_iomux_fec(void)
119{
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000120 static const iomux_v3_cfg_t fec_pads[] = {
121 NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__FEC_MDIO, PAD_CTL_HYS |
122 PAD_CTL_DSE_HIGH | PAD_CTL_PUS_22K_UP | PAD_CTL_ODE),
123 NEW_PAD_CTRL(MX53_PAD_FEC_MDC__FEC_MDC, PAD_CTL_DSE_HIGH),
124 NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__FEC_RDATA_1,
125 PAD_CTL_HYS | PAD_CTL_PKE),
126 NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__FEC_RDATA_0,
127 PAD_CTL_HYS | PAD_CTL_PKE),
128 NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__FEC_TDATA_1, PAD_CTL_DSE_HIGH),
129 NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__FEC_TDATA_0, PAD_CTL_DSE_HIGH),
130 NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__FEC_TX_EN, PAD_CTL_DSE_HIGH),
131 NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__FEC_TX_CLK,
132 PAD_CTL_HYS | PAD_CTL_PKE),
133 NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__FEC_RX_ER,
134 PAD_CTL_HYS | PAD_CTL_PKE),
135 NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__FEC_RX_DV,
136 PAD_CTL_HYS | PAD_CTL_PKE),
137 };
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000138
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000139 imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000140}
141
Yangbo Lu73340382019-06-21 11:42:28 +0800142#ifdef CONFIG_FSL_ESDHC_IMX
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000143struct fsl_esdhc_cfg esdhc_cfg[2] = {
Benoît Thébaudeauc08d11c2012-08-13 07:28:16 +0000144 {MMC_SDHC1_BASE_ADDR},
145 {MMC_SDHC3_BASE_ADDR},
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000146};
147
Thierry Redingd7aebf42012-01-02 01:15:36 +0000148int board_mmc_getcd(struct mmc *mmc)
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000149{
150 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
Thierry Redingd7aebf42012-01-02 01:15:36 +0000151 int ret;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000152
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000153 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA11__GPIO3_11);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530154 gpio_direction_input(IMX_GPIO_NR(3, 11));
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000155 imx_iomux_v3_setup_pad(MX53_PAD_EIM_DA13__GPIO3_13);
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530156 gpio_direction_input(IMX_GPIO_NR(3, 13));
Fabio Estevamfc108c52011-11-15 05:51:31 +0000157
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000158 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530159 ret = !gpio_get_value(IMX_GPIO_NR(3, 13));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000160 else
Ashok Kumar Reddy7d04bd72012-08-28 07:39:38 +0530161 ret = !gpio_get_value(IMX_GPIO_NR(3, 11));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000162
Thierry Redingd7aebf42012-01-02 01:15:36 +0000163 return ret;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000164}
165
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000166#define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \
167 PAD_CTL_PUS_100K_UP)
168#define SD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_47K_UP | \
169 PAD_CTL_DSE_HIGH)
170
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900171int board_mmc_init(struct bd_info *bis)
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000172{
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000173 static const iomux_v3_cfg_t sd1_pads[] = {
174 NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL),
175 NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, SD_PAD_CTRL),
176 NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, SD_PAD_CTRL),
177 NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, SD_PAD_CTRL),
178 NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, SD_PAD_CTRL),
179 NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, SD_PAD_CTRL),
180 MX53_PAD_EIM_DA13__GPIO3_13,
181 };
182
183 static const iomux_v3_cfg_t sd2_pads[] = {
184 NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__ESDHC3_CMD,
185 SD_CMD_PAD_CTRL),
186 NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__ESDHC3_CLK, SD_PAD_CTRL),
187 NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__ESDHC3_DAT0, SD_PAD_CTRL),
188 NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__ESDHC3_DAT1, SD_PAD_CTRL),
189 NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__ESDHC3_DAT2, SD_PAD_CTRL),
190 NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__ESDHC3_DAT3, SD_PAD_CTRL),
191 NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__ESDHC3_DAT4, SD_PAD_CTRL),
192 NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__ESDHC3_DAT5, SD_PAD_CTRL),
193 NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__ESDHC3_DAT6, SD_PAD_CTRL),
194 NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__ESDHC3_DAT7, SD_PAD_CTRL),
195 MX53_PAD_EIM_DA11__GPIO3_11,
196 };
197
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000198 u32 index;
Fabio Estevam259f5492014-11-20 16:35:19 -0200199 int ret;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000200
Benoît Thébaudeauc58ff342012-10-01 08:36:25 +0000201 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
202 esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
203
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000204 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
205 switch (index) {
206 case 0:
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000207 imx_iomux_v3_setup_multiple_pads(sd1_pads,
208 ARRAY_SIZE(sd1_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000209 break;
210 case 1:
Benoît Thébaudeaua0669e42013-05-03 10:32:33 +0000211 imx_iomux_v3_setup_multiple_pads(sd2_pads,
212 ARRAY_SIZE(sd2_pads));
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000213 break;
214 default:
215 printf("Warning: you configured more ESDHC controller"
216 "(%d) as supported by the board(2)\n",
217 CONFIG_SYS_FSL_ESDHC_NUM);
Fabio Estevam259f5492014-11-20 16:35:19 -0200218 return -EINVAL;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000219 }
Fabio Estevam259f5492014-11-20 16:35:19 -0200220 ret = fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
221 if (ret)
222 return ret;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000223 }
224
Fabio Estevam259f5492014-11-20 16:35:19 -0200225 return 0;
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000226}
227#endif
228
229int board_early_init_f(void)
230{
231 setup_iomux_uart();
232 setup_iomux_fec();
233
234 return 0;
235}
236
237int board_init(void)
238{
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000239 /* address of boot parameters */
240 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
241
242 return 0;
243}
244
Troy Kiskydd793fc2012-08-15 10:31:22 +0000245#ifdef CONFIG_CMD_BMODE
246static const struct boot_mode board_boot_modes[] = {
247 /* 4 bit bus width */
248 {"mmc0", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x12)},
249 {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x08, 0x12)},
250 {NULL, 0},
251};
252#endif
253
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000254int board_late_init(void)
255{
256 setup_i2c(1);
257 power_init();
258
Troy Kiskydd793fc2012-08-15 10:31:22 +0000259#ifdef CONFIG_CMD_BMODE
260 add_board_boot_modes(board_boot_modes);
261#endif
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000262 return 0;
263}
264
265int checkboard(void)
266{
Jason Liu8b7b69b2011-04-22 02:55:42 +0000267 puts("Board: MX53EVK\n");
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000268
Liu Hui-R643434cf4cd72011-01-03 22:27:42 +0000269 return 0;
270}