blob: 97f779871fce08bb6c12b09f0c16b327c2d74174 [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
2 * (C) Copyright 2000, 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenke2211742002-11-02 23:30:20 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
21#define CONFIG_RRVISION 1 /* ...on a RRvision board */
22
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0x40000000
24
wdenke2211742002-11-02 23:30:20 +000025#define CONFIG_8xx_GCLK_FREQ 64000000
26
27#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
28#undef CONFIG_8xx_CONS_SMC2
29#undef CONFIG_8xx_CONS_NONE
30#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
31#if 0
32#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
33#else
34#define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
35#endif
36
37#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
38
39#define CONFIG_PREBOOT "setenv stdout serial"
40
41#undef CONFIG_BOOTARGS
42#define CONFIG_ETHADDR 00:50:C2:00:E0:70
43#define CONFIG_OVERWRITE_ETHADDR_ONCE 1
44#define CONFIG_IPADDR 10.0.0.5
45#define CONFIG_SERVERIP 10.0.0.2
46#define CONFIG_NETMASK 255.0.0.0
Joe Hershberger257ff782011-10-13 13:03:47 +000047#define CONFIG_ROOTPATH "/opt/eldk/ppc_8xx"
wdenke2211742002-11-02 23:30:20 +000048#define CONFIG_BOOTCOMMAND "run flash_self"
49
50#define CONFIG_EXTRA_ENV_SETTINGS \
51 "netdev=eth0\0" \
52 "ramargs=setenv bootargs root=/dev/ram rw\0" \
53 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010054 "nfsroot=${serverip}:${rootpath}\0" \
55 "addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}" \
56 ":${gatewayip}:${netmask}:${hostname}:${netdev}:off\0" \
57 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
wdenke2211742002-11-02 23:30:20 +000058 "load=tftp 100000 /tftpboot/u-boot.bin\0" \
59 "update=protect off 1:0-8;era 1:0-8;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010060 "cp.b 100000 40000000 ${filesize};" \
wdenke2211742002-11-02 23:30:20 +000061 "setenv filesize;saveenv\0" \
62 "kernel_addr=40040000\0" \
63 "ramdisk_addr=40100000\0" \
wdenkef5fe752003-03-12 10:41:04 +000064 "kernel_img=/tftpboot/uImage\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010065 "kernel_load=tftp 200000 ${kernel_img}\0" \
wdenke2211742002-11-02 23:30:20 +000066 "net_nfs=run kernel_load nfsargs addip addtty;bootm\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010067 "flash_nfs=run nfsargs addip addtty;bootm ${kernel_addr}\0" \
wdenke2211742002-11-02 23:30:20 +000068 "flash_self=run ramargs addip addtty;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010069 "bootm ${kernel_addr} ${ramdisk_addr}\0"
wdenke2211742002-11-02 23:30:20 +000070
71
72#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenke2211742002-11-02 23:30:20 +000074
75#undef CONFIG_WATCHDOG /* watchdog disabled */
76
77#undef CONFIG_STATUS_LED /* disturbs display */
78
79#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
80
Jon Loeliger7846bb22007-07-09 21:31:24 -050081/*
82 * BOOTP options
83 */
84#define CONFIG_BOOTP_SUBNETMASK
85#define CONFIG_BOOTP_GATEWAY
86#define CONFIG_BOOTP_HOSTNAME
87#define CONFIG_BOOTP_BOOTPATH
88#define CONFIG_BOOTP_BOOTFILESIZE
89
wdenke2211742002-11-02 23:30:20 +000090
91#define CONFIG_MAC_PARTITION
92#define CONFIG_DOS_PARTITION
93
94#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
95
96
Jeroen Hofstee62844892013-01-22 10:44:09 +000097#ifdef CONFIG_LCD
98#define CONFIG_MPC8XX_LCD
99#else
wdenke2211742002-11-02 23:30:20 +0000100#define CONFIG_VIDEO 1 /* To enable the video initialization */
101
102/* Video related */
103#define CONFIG_VIDEO_LOGO 1 /* Show the logo */
wdenkdccbda02003-07-14 22:13:32 +0000104#define CONFIG_VIDEO_ENCODER_AD7179 1 /* Enable this encoder */
105#define CONFIG_VIDEO_ENCODER_AD7179_ADDR 0x2A /* ALSB to ground */
wdenke2211742002-11-02 23:30:20 +0000106#endif
107
108/* enable I2C and select the hardware/software driver */
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100109#define CONFIG_SYS_I2C
110#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
111#define CONFIG_SYS_I2C_SOFT_SPEED 50000
112#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
wdenke2211742002-11-02 23:30:20 +0000113/*
114 * Software (bit-bang) I2C driver configuration
115 */
116#define PB_SCL 0x00000020 /* PB 26 */
117#define PB_SDA 0x00000010 /* PB 27 */
118
119#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
120#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
121#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
122#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
123#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
124 else immr->im_cpm.cp_pbdat &= ~PB_SDA
125#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
126 else immr->im_cpm.cp_pbdat &= ~PB_SCL
127#define I2C_DELAY udelay(1) /* 1/4 I2C clock duration */
wdenke2211742002-11-02 23:30:20 +0000128
129
Jon Loeliger573b6232007-07-08 15:12:40 -0500130/*
131 * Command line configuration.
132 */
133#include <config_cmd_default.h>
134
135#define CONFIG_CMD_DHCP
136#define CONFIG_CMD_I2C
137#define CONFIG_CMD_IDE
138#define CONFIG_CMD_DATE
139
140#undef CONFIG_CMD_PCMCIA
141#undef CONFIG_CMD_IDE
wdenke2211742002-11-02 23:30:20 +0000142
wdenke2211742002-11-02 23:30:20 +0000143
144/*
145 * Miscellaneous configurable options
146 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger573b6232007-07-08 15:12:40 -0500148#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000150#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000152#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
154#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
155#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
158#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenke2211742002-11-02 23:30:20 +0000159
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenke2211742002-11-02 23:30:20 +0000161
wdenke2211742002-11-02 23:30:20 +0000162/*
163 * Low Level Configuration Settings
164 * (address mappings, register initial values, etc.)
165 * You should know what you are doing if you make changes here.
166 */
167/*-----------------------------------------------------------------------
168 * Internal Memory Mapped Register
169 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_IMMR 0xFFF00000
wdenke2211742002-11-02 23:30:20 +0000171
172/*-----------------------------------------------------------------------
173 * Definitions for initial stack pointer and data area (in DPRAM)
174 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200176#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200177#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke2211742002-11-02 23:30:20 +0000179
180/*-----------------------------------------------------------------------
181 * Start addresses for the final memory configuration
182 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke2211742002-11-02 23:30:20 +0000184 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_SDRAM_BASE 0x00000000
186#define CONFIG_SYS_FLASH_BASE 0x40000000
187#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
188#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
189#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenke2211742002-11-02 23:30:20 +0000190
191/*
192 * For booting Linux, the board info and command line data
193 * have to be in the first 8 MB of memory, since this is
194 * the maximum mapped by the Linux kernel during initialization.
195 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenke2211742002-11-02 23:30:20 +0000197
198/*-----------------------------------------------------------------------
199 * FLASH organization
200 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
202#define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
wdenke2211742002-11-02 23:30:20 +0000203
204/* timeout values are in ticks = ms */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_FLASH_ERASE_TOUT (120*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
206#define CONFIG_SYS_FLASH_WRITE_TOUT (1 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenke2211742002-11-02 23:30:20 +0000207
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200208#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200209#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
210#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenke2211742002-11-02 23:30:20 +0000211
212/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200213#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
214#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenke2211742002-11-02 23:30:20 +0000215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk4ed40bb2007-09-16 17:10:04 +0200217
wdenke2211742002-11-02 23:30:20 +0000218/*-----------------------------------------------------------------------
219 * Cache Configuration
220 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger573b6232007-07-08 15:12:40 -0500222#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenke2211742002-11-02 23:30:20 +0000224#endif
225
226/*-----------------------------------------------------------------------
227 * SYPCR - System Protection Control 11-9
228 * SYPCR can only be written once after reset!
229 *-----------------------------------------------------------------------
230 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
231 */
232#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenke2211742002-11-02 23:30:20 +0000234 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
235#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenke2211742002-11-02 23:30:20 +0000237#endif
238
239/*-----------------------------------------------------------------------
240 * SIUMCR - SIU Module Configuration 11-6
241 *-----------------------------------------------------------------------
242 * PCMCIA config., multi-function pin tri-state
243 */
244#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenke2211742002-11-02 23:30:20 +0000246#else /* we must activate GPL5 in the SIUMCR for CAN */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenke2211742002-11-02 23:30:20 +0000248#endif /* CONFIG_CAN_DRIVER */
249
250/*-----------------------------------------------------------------------
251 * TBSCR - Time Base Status and Control 11-26
252 *-----------------------------------------------------------------------
253 * Clear Reference Interrupt Status, Timebase freezing enabled
254 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenke2211742002-11-02 23:30:20 +0000256
257/*-----------------------------------------------------------------------
258 * RTCSC - Real-Time Clock Status and Control Register 11-27
259 *-----------------------------------------------------------------------
260 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenke2211742002-11-02 23:30:20 +0000262
263/*-----------------------------------------------------------------------
264 * PISCR - Periodic Interrupt Status and Control 11-31
265 *-----------------------------------------------------------------------
266 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
267 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
wdenke2211742002-11-02 23:30:20 +0000269
270/*-----------------------------------------------------------------------
271 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
272 *-----------------------------------------------------------------------
273 * Reset PLL lock status sticky bit, timer expired status bit and timer
274 * interrupt status bit
275 */
276
277/* for 64 MHz, we use a 16 MHz clock * 4 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_PLPRCR ( (4-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
wdenke2211742002-11-02 23:30:20 +0000279
280/*-----------------------------------------------------------------------
281 * SCCR - System Clock and reset Control Register 15-27
282 *-----------------------------------------------------------------------
283 * Set clock output, timebase and RTC source and divider,
284 * power management and some other internal clocks
285 */
286#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_RTSEL | SCCR_RTDIV | \
wdenke2211742002-11-02 23:30:20 +0000288 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
289 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
290 SCCR_DFALCD00)
291
292/*-----------------------------------------------------------------------
293 * PCMCIA stuff
294 *-----------------------------------------------------------------------
295 *
296 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
298#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
299#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
300#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
301#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
302#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
303#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
304#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenke2211742002-11-02 23:30:20 +0000305
306/*-----------------------------------------------------------------------
307 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
308 *-----------------------------------------------------------------------
309 */
310
Pavel Herrmann2c13c4a2012-10-09 07:01:56 +0000311#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenke2211742002-11-02 23:30:20 +0000312#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
313
314#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
315#undef CONFIG_IDE_LED /* LED for ide not supported */
316#undef CONFIG_IDE_RESET /* reset for ide not supported */
317
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
319#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenke2211742002-11-02 23:30:20 +0000320
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenke2211742002-11-02 23:30:20 +0000322
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenke2211742002-11-02 23:30:20 +0000324
325/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenke2211742002-11-02 23:30:20 +0000327
328/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenke2211742002-11-02 23:30:20 +0000330
331/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenke2211742002-11-02 23:30:20 +0000333
334/*-----------------------------------------------------------------------
335 *
336 *-----------------------------------------------------------------------
337 *
338 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339/*#define CONFIG_SYS_DER 0x2002000F*/
340#define CONFIG_SYS_DER 0
wdenke2211742002-11-02 23:30:20 +0000341
342/*
343 * Init Memory Controller:
344 *
345 * BR0/1 (FLASH)
346 */
347
348#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
349
350/* used to re-map FLASH both when starting from SRAM or FLASH:
351 * restrict access enough to keep SRAM working (if any)
352 * but not too much to meddle with FLASH accesses
353 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
355#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenke2211742002-11-02 23:30:20 +0000356
357/*
358 * FLASH timing:
359 */
360/* 66 MHz CPU - 66 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
wdenke2211742002-11-02 23:30:20 +0000362 OR_SCY_3_CLK | OR_EHTR | OR_BI)
363
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
365#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
366#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenke2211742002-11-02 23:30:20 +0000367
368/*
369 * BR2/3 and OR2/3 (SDRAM)
370 *
371 */
372#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
373#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
374#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
375
376/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenke2211742002-11-02 23:30:20 +0000378
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200379#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
380#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenke2211742002-11-02 23:30:20 +0000381
382#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200383#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
384#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenke2211742002-11-02 23:30:20 +0000385#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
387#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
388#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
389#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenke2211742002-11-02 23:30:20 +0000390 BR_PS_8 | BR_MS_UPMB | BR_V )
391#endif /* CONFIG_CAN_DRIVER */
392
393/*
394 * Memory Periodic Timer Prescaler
395 *
396 * The Divider for PTA (refresh timer) configuration is based on an
397 * example SDRAM configuration (64 MBit, one bank). The adjustment to
398 * the number of chip selects (NCS) and the actually needed refresh
399 * rate is done by setting MPTPR.
400 *
401 * PTA is calculated from
402 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
403 *
404 * gclk CPU clock (not bus clock!)
405 * Trefresh Refresh cycle * 4 (four word bursts used)
406 *
407 * 4096 Rows from SDRAM example configuration
408 * 1000 factor s -> ms
409 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
410 * 4 Number of refresh cycles per period
411 * 64 Refresh cycle in ms per number of rows
412 * --------------------------------------------
413 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
414 *
415 * 50 MHz => 50.000.000 / Divider = 98
416 * 66 Mhz => 66.000.000 / Divider = 129
417 * 80 Mhz => 80.000.000 / Divider = 156
418 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200419#define CONFIG_SYS_MAMR_PTA 129
wdenke2211742002-11-02 23:30:20 +0000420
421/*
422 * For 16 MBit, refresh rates could be 31.3 us
423 * (= 64 ms / 2K = 125 / quad bursts).
424 * For a simpler initialization, 15.6 us is used instead.
425 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200426 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
427 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenke2211742002-11-02 23:30:20 +0000428 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200429#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
430#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenke2211742002-11-02 23:30:20 +0000431
432/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
434#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenke2211742002-11-02 23:30:20 +0000435
436/*
437 * MAMR settings for SDRAM
438 */
439
440/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenke2211742002-11-02 23:30:20 +0000442 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
443 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
444/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200445#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenke2211742002-11-02 23:30:20 +0000446 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
447 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
448
449
wdenke2211742002-11-02 23:30:20 +0000450#endif /* __CONFIG_H */