MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2016 Rockchip, Inc. |
| 3 | * Authors: Daniel Meng <daniel.meng@rock-chips.com> |
| 4 | * |
| 5 | * SPDX-License-Identifier: GPL-2.0+ |
| 6 | */ |
| 7 | #include <common.h> |
| 8 | #include <dm.h> |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 9 | #include <malloc.h> |
| 10 | #include <usb.h> |
| 11 | #include <watchdog.h> |
Masahiro Yamada | 64e4f7f | 2016-09-21 11:28:57 +0900 | [diff] [blame] | 12 | #include <linux/errno.h> |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 13 | #include <linux/compat.h> |
| 14 | #include <linux/usb/dwc3.h> |
Meng Dongyang | d2081b0 | 2017-06-01 19:22:45 +0800 | [diff] [blame] | 15 | #include <power/regulator.h> |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 16 | |
| 17 | #include "xhci.h" |
| 18 | |
| 19 | DECLARE_GLOBAL_DATA_PTR; |
| 20 | |
| 21 | struct rockchip_xhci_platdata { |
| 22 | fdt_addr_t hcd_base; |
| 23 | fdt_addr_t phy_base; |
Meng Dongyang | d2081b0 | 2017-06-01 19:22:45 +0800 | [diff] [blame] | 24 | struct udevice *vbus_supply; |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 25 | }; |
| 26 | |
| 27 | /* |
| 28 | * Contains pointers to register base addresses |
| 29 | * for the usb controller. |
| 30 | */ |
| 31 | struct rockchip_xhci { |
| 32 | struct usb_platdata usb_plat; |
| 33 | struct xhci_ctrl ctrl; |
| 34 | struct xhci_hccr *hcd; |
| 35 | struct dwc3 *dwc3_reg; |
| 36 | }; |
| 37 | |
| 38 | static int xhci_usb_ofdata_to_platdata(struct udevice *dev) |
| 39 | { |
| 40 | struct rockchip_xhci_platdata *plat = dev_get_platdata(dev); |
| 41 | struct udevice *child; |
| 42 | int ret = 0; |
| 43 | |
| 44 | /* |
| 45 | * Get the base address for XHCI controller from the device node |
| 46 | */ |
Philipp Tomsich | 1b79855 | 2017-09-12 17:32:25 +0200 | [diff] [blame] | 47 | plat->hcd_base = dev_read_addr(dev); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 48 | if (plat->hcd_base == FDT_ADDR_T_NONE) { |
Meng Dongyang | ef16ff6 | 2017-06-28 19:22:40 +0800 | [diff] [blame] | 49 | error("Can't get the XHCI register base address\n"); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 50 | return -ENXIO; |
| 51 | } |
| 52 | |
| 53 | /* Get the base address for usbphy from the device node */ |
| 54 | for (device_find_first_child(dev, &child); child; |
| 55 | device_find_next_child(&child)) { |
Simon Glass | 54cbcc8 | 2017-05-18 20:08:57 -0600 | [diff] [blame] | 56 | if (!device_is_compatible(child, "rockchip,rk3399-usb3-phy")) |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 57 | continue; |
Simon Glass | ba1dea4 | 2017-05-17 17:18:05 -0600 | [diff] [blame] | 58 | plat->phy_base = devfdt_get_addr(child); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 59 | break; |
| 60 | } |
| 61 | |
| 62 | if (plat->phy_base == FDT_ADDR_T_NONE) { |
Meng Dongyang | ef16ff6 | 2017-06-28 19:22:40 +0800 | [diff] [blame] | 63 | error("Can't get the usbphy register address\n"); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 64 | return -ENXIO; |
| 65 | } |
| 66 | |
Meng Dongyang | d2081b0 | 2017-06-01 19:22:45 +0800 | [diff] [blame] | 67 | /* Vbus regulator */ |
| 68 | ret = device_get_supply_regulator(dev, "vbus-supply", |
| 69 | &plat->vbus_supply); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 70 | if (ret) |
Meng Dongyang | ef16ff6 | 2017-06-28 19:22:40 +0800 | [diff] [blame] | 71 | debug("Can't get VBus regulator!\n"); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 72 | |
| 73 | return 0; |
| 74 | } |
| 75 | |
| 76 | /* |
| 77 | * rockchip_dwc3_phy_setup() - Configure USB PHY Interface of DWC3 Core |
| 78 | * @dwc: Pointer to our controller context structure |
| 79 | * @dev: Pointer to ulcass device |
| 80 | */ |
| 81 | static void rockchip_dwc3_phy_setup(struct dwc3 *dwc3_reg, |
| 82 | struct udevice *dev) |
| 83 | { |
| 84 | u32 reg; |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 85 | u32 utmi_bits; |
| 86 | |
| 87 | /* Set dwc3 usb2 phy config */ |
| 88 | reg = readl(&dwc3_reg->g_usb2phycfg[0]); |
| 89 | |
Philipp Tomsich | 9589dda | 2017-06-07 18:45:59 +0200 | [diff] [blame] | 90 | if (dev_read_bool(dev, "snps,dis-enblslpm-quirk")) |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 91 | reg &= ~DWC3_GUSB2PHYCFG_ENBLSLPM; |
| 92 | |
Philipp Tomsich | 9589dda | 2017-06-07 18:45:59 +0200 | [diff] [blame] | 93 | utmi_bits = dev_read_u32_default(dev, "snps,phyif-utmi-bits", -1); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 94 | if (utmi_bits == 16) { |
| 95 | reg |= DWC3_GUSB2PHYCFG_PHYIF; |
| 96 | reg &= ~DWC3_GUSB2PHYCFG_USBTRDTIM_MASK; |
| 97 | reg |= DWC3_GUSB2PHYCFG_USBTRDTIM_16BIT; |
| 98 | } else if (utmi_bits == 8) { |
| 99 | reg &= ~DWC3_GUSB2PHYCFG_PHYIF; |
| 100 | reg &= ~DWC3_GUSB2PHYCFG_USBTRDTIM_MASK; |
| 101 | reg |= DWC3_GUSB2PHYCFG_USBTRDTIM_8BIT; |
| 102 | } |
| 103 | |
Philipp Tomsich | 9589dda | 2017-06-07 18:45:59 +0200 | [diff] [blame] | 104 | if (dev_read_bool(dev, "snps,dis-u2-freeclk-exists-quirk")) |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 105 | reg &= ~DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS; |
| 106 | |
Philipp Tomsich | 9589dda | 2017-06-07 18:45:59 +0200 | [diff] [blame] | 107 | if (dev_read_bool(dev, "snps,dis-u2-susphy-quirk")) |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 108 | reg &= ~DWC3_GUSB2PHYCFG_SUSPHY; |
| 109 | |
| 110 | writel(reg, &dwc3_reg->g_usb2phycfg[0]); |
| 111 | } |
| 112 | |
| 113 | static int rockchip_xhci_core_init(struct rockchip_xhci *rkxhci, |
| 114 | struct udevice *dev) |
| 115 | { |
| 116 | int ret; |
| 117 | |
| 118 | ret = dwc3_core_init(rkxhci->dwc3_reg); |
| 119 | if (ret) { |
Meng Dongyang | ef16ff6 | 2017-06-28 19:22:40 +0800 | [diff] [blame] | 120 | error("failed to initialize core\n"); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 121 | return ret; |
| 122 | } |
| 123 | |
| 124 | rockchip_dwc3_phy_setup(rkxhci->dwc3_reg, dev); |
| 125 | |
| 126 | /* We are hard-coding DWC3 core to Host Mode */ |
| 127 | dwc3_set_mode(rkxhci->dwc3_reg, DWC3_GCTL_PRTCAP_HOST); |
| 128 | |
| 129 | return 0; |
| 130 | } |
| 131 | |
| 132 | static int rockchip_xhci_core_exit(struct rockchip_xhci *rkxhci) |
| 133 | { |
| 134 | return 0; |
| 135 | } |
| 136 | |
| 137 | static int xhci_usb_probe(struct udevice *dev) |
| 138 | { |
| 139 | struct rockchip_xhci_platdata *plat = dev_get_platdata(dev); |
| 140 | struct rockchip_xhci *ctx = dev_get_priv(dev); |
| 141 | struct xhci_hcor *hcor; |
| 142 | int ret; |
| 143 | |
| 144 | ctx->hcd = (struct xhci_hccr *)plat->hcd_base; |
| 145 | ctx->dwc3_reg = (struct dwc3 *)((char *)(ctx->hcd) + DWC3_REG_OFFSET); |
| 146 | hcor = (struct xhci_hcor *)((uint64_t)ctx->hcd + |
| 147 | HC_LENGTH(xhci_readl(&ctx->hcd->cr_capbase))); |
| 148 | |
Meng Dongyang | ef16ff6 | 2017-06-28 19:22:40 +0800 | [diff] [blame] | 149 | if (plat->vbus_supply) { |
| 150 | ret = regulator_set_enable(plat->vbus_supply, true); |
| 151 | if (ret) { |
| 152 | error("XHCI: failed to set VBus supply\n"); |
| 153 | return ret; |
| 154 | } |
| 155 | } |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 156 | |
| 157 | ret = rockchip_xhci_core_init(ctx, dev); |
| 158 | if (ret) { |
Meng Dongyang | ef16ff6 | 2017-06-28 19:22:40 +0800 | [diff] [blame] | 159 | error("XHCI: failed to initialize controller\n"); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 160 | return ret; |
| 161 | } |
| 162 | |
| 163 | return xhci_register(dev, ctx->hcd, hcor); |
| 164 | } |
| 165 | |
| 166 | static int xhci_usb_remove(struct udevice *dev) |
| 167 | { |
Meng Dongyang | d2081b0 | 2017-06-01 19:22:45 +0800 | [diff] [blame] | 168 | struct rockchip_xhci_platdata *plat = dev_get_platdata(dev); |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 169 | struct rockchip_xhci *ctx = dev_get_priv(dev); |
| 170 | int ret; |
| 171 | |
| 172 | ret = xhci_deregister(dev); |
| 173 | if (ret) |
| 174 | return ret; |
| 175 | ret = rockchip_xhci_core_exit(ctx); |
| 176 | if (ret) |
| 177 | return ret; |
| 178 | |
Meng Dongyang | ef16ff6 | 2017-06-28 19:22:40 +0800 | [diff] [blame] | 179 | if (plat->vbus_supply) { |
| 180 | ret = regulator_set_enable(plat->vbus_supply, false); |
| 181 | if (ret) |
| 182 | error("XHCI: failed to set VBus supply\n"); |
| 183 | } |
Meng Dongyang | d2081b0 | 2017-06-01 19:22:45 +0800 | [diff] [blame] | 184 | |
Meng Dongyang | ef16ff6 | 2017-06-28 19:22:40 +0800 | [diff] [blame] | 185 | return ret; |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 186 | } |
| 187 | |
| 188 | static const struct udevice_id xhci_usb_ids[] = { |
| 189 | { .compatible = "rockchip,rk3399-xhci" }, |
Meng Dongyang | d2081b0 | 2017-06-01 19:22:45 +0800 | [diff] [blame] | 190 | { .compatible = "rockchip,rk3328-xhci" }, |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 191 | { } |
| 192 | }; |
| 193 | |
| 194 | U_BOOT_DRIVER(usb_xhci) = { |
| 195 | .name = "xhci_rockchip", |
| 196 | .id = UCLASS_USB, |
| 197 | .of_match = xhci_usb_ids, |
| 198 | .ofdata_to_platdata = xhci_usb_ofdata_to_platdata, |
| 199 | .probe = xhci_usb_probe, |
| 200 | .remove = xhci_usb_remove, |
| 201 | .ops = &xhci_usb_ops, |
| 202 | .bind = dm_scan_fdt_dev, |
| 203 | .platdata_auto_alloc_size = sizeof(struct rockchip_xhci_platdata), |
| 204 | .priv_auto_alloc_size = sizeof(struct rockchip_xhci), |
| 205 | .flags = DM_FLAG_ALLOC_PRIV_DMA, |
| 206 | }; |
| 207 | |
| 208 | static const struct udevice_id usb_phy_ids[] = { |
| 209 | { .compatible = "rockchip,rk3399-usb3-phy" }, |
Meng Dongyang | d2081b0 | 2017-06-01 19:22:45 +0800 | [diff] [blame] | 210 | { .compatible = "rockchip,rk3328-usb3-phy" }, |
MengDongyang | eb0e049 | 2016-08-24 12:02:17 +0800 | [diff] [blame] | 211 | { } |
| 212 | }; |
| 213 | |
| 214 | U_BOOT_DRIVER(usb_phy) = { |
| 215 | .name = "usb_phy_rockchip", |
| 216 | .of_match = usb_phy_ids, |
| 217 | }; |