blob: b06bb6c9ec6948d01cd04452ef0849f7f784d401 [file] [log] [blame]
Simon Glass932bc4a2015-08-30 16:55:28 -06001/*
2 * (C) Copyright 2015 Google, Inc
3 *
4 * SPDX-License-Identifier: GPL-2.0
5 */
6
7#ifndef _ASM_ARCH_CLOCK_H
8#define _ASM_ARCH_CLOCK_H
9
10/* define pll mode */
11#define RKCLK_PLL_MODE_SLOW 0
12#define RKCLK_PLL_MODE_NORMAL 1
13
14enum {
15 ROCKCHIP_SYSCON_NOC,
16 ROCKCHIP_SYSCON_GRF,
17 ROCKCHIP_SYSCON_SGRF,
18 ROCKCHIP_SYSCON_PMU,
Kever Yange3eba162016-08-16 17:58:10 +080019 ROCKCHIP_SYSCON_PMUGRF,
Kever Yang62d01dc2017-02-13 17:38:59 +080020 ROCKCHIP_SYSCON_PMUSGRF,
21 ROCKCHIP_SYSCON_CIC,
Simon Glass932bc4a2015-08-30 16:55:28 -060022};
23
24/* Standard Rockchip clock numbers */
25enum rk_clk_id {
26 CLK_OSC,
27 CLK_ARM,
28 CLK_DDR,
29 CLK_CODEC,
30 CLK_GENERAL,
31 CLK_NEW,
32
33 CLK_COUNT,
34};
35
36static inline int rk_pll_id(enum rk_clk_id clk_id)
37{
38 return clk_id - 1;
39}
40
41/**
Simon Glassd1c13772015-09-01 19:19:37 -060042 * clk_get_divisor() - Calculate the required clock divisior
43 *
44 * Given an input rate and a required output_rate, calculate the Rockchip
45 * divisor needed to achieve this.
46 *
47 * @input_rate: Input clock rate in Hz
48 * @output_rate: Output clock rate in Hz
49 * @return divisor register value to use
50 */
51static inline u32 clk_get_divisor(ulong input_rate, uint output_rate)
52{
53 uint clk_div;
54
55 clk_div = input_rate / output_rate;
56 clk_div = (clk_div + 1) & 0xfffe;
57
58 return clk_div;
59}
60
61/**
Simon Glass932bc4a2015-08-30 16:55:28 -060062 * rockchip_get_cru() - get a pointer to the clock/reset unit registers
63 *
64 * @return pointer to registers, or -ve error on error
65 */
66void *rockchip_get_cru(void);
67
Kever Yange1980532017-02-13 17:38:56 +080068/**
69 * rockchip_get_pmucru() - get a pointer to the clock/reset unit registers
70 *
71 * @return pointer to registers, or -ve error on error
72 */
73void *rockchip_get_pmucru(void);
74
Simon Glass94906e42016-01-21 19:45:17 -070075struct rk3288_cru;
76struct rk3288_grf;
77
Heiko Stübner1bd4a542016-07-16 00:17:16 +020078void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf);
Simon Glass94906e42016-01-21 19:45:17 -070079
Simon Glass156b9602016-07-17 15:23:16 -060080int rockchip_get_clk(struct udevice **devp);
81
Simon Glass932bc4a2015-08-30 16:55:28 -060082#endif