Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 1 | /* |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 2 | * Keystone : Board initialization |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 3 | * |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 4 | * (C) Copyright 2014 |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 5 | * Texas Instruments Incorporated, <www.ti.com> |
| 6 | * |
| 7 | * SPDX-License-Identifier: GPL-2.0+ |
| 8 | */ |
| 9 | |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 10 | #include "board.h" |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 11 | #include <common.h> |
Hao Zhang | 9594820 | 2014-10-22 16:32:31 +0300 | [diff] [blame] | 12 | #include <spl.h> |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 13 | #include <exports.h> |
| 14 | #include <fdt_support.h> |
Khoronzhuk, Ivan | 50df5cc | 2014-07-09 19:48:40 +0300 | [diff] [blame] | 15 | #include <asm/arch/ddr3.h> |
Khoronzhuk, Ivan | 238de85 | 2014-09-29 22:17:24 +0300 | [diff] [blame] | 16 | #include <asm/arch/psc_defs.h> |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 17 | #include <asm/ti-common/ti-aemif.h> |
Khoronzhuk, Ivan | f2c13ba | 2014-09-29 22:17:22 +0300 | [diff] [blame] | 18 | #include <asm/ti-common/keystone_net.h> |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 19 | |
| 20 | DECLARE_GLOBAL_DATA_PTR; |
| 21 | |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 22 | static struct aemif_config aemif_configs[] = { |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 23 | { /* CS0 */ |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 24 | .mode = AEMIF_MODE_NAND, |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 25 | .wr_setup = 0xf, |
| 26 | .wr_strobe = 0x3f, |
| 27 | .wr_hold = 7, |
| 28 | .rd_setup = 0xf, |
| 29 | .rd_strobe = 0x3f, |
| 30 | .rd_hold = 7, |
| 31 | .turn_around = 3, |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 32 | .width = AEMIF_WIDTH_8, |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 33 | }, |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 34 | }; |
| 35 | |
| 36 | int dram_init(void) |
| 37 | { |
Vitaly Andrianov | a9554d6 | 2015-02-11 14:07:58 -0500 | [diff] [blame] | 38 | u32 ddr3_size; |
| 39 | |
| 40 | ddr3_size = ddr3_init(); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 41 | |
| 42 | gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, |
| 43 | CONFIG_MAX_RAM_BANK_SIZE); |
Khoronzhuk, Ivan | 8062b05 | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 44 | aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs); |
Vitaly Andrianov | a9554d6 | 2015-02-11 14:07:58 -0500 | [diff] [blame] | 45 | ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 46 | return 0; |
| 47 | } |
| 48 | |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 49 | int board_init(void) |
| 50 | { |
Nishanth Menon | 842649d | 2015-07-22 18:05:43 -0500 | [diff] [blame] | 51 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 52 | |
| 53 | return 0; |
| 54 | } |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 55 | |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 56 | #ifdef CONFIG_DRIVER_TI_KEYSTONE_NET |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 57 | int get_eth_env_param(char *env_name) |
| 58 | { |
| 59 | char *env; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 60 | int res = -1; |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 61 | |
| 62 | env = getenv(env_name); |
| 63 | if (env) |
| 64 | res = simple_strtol(env, NULL, 0); |
| 65 | |
| 66 | return res; |
| 67 | } |
| 68 | |
| 69 | int board_eth_init(bd_t *bis) |
| 70 | { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 71 | int j; |
| 72 | int res; |
| 73 | int port_num; |
| 74 | char link_type_name[32]; |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 75 | |
Khoronzhuk, Ivan | 238de85 | 2014-09-29 22:17:24 +0300 | [diff] [blame] | 76 | /* By default, select PA PLL clock as PA clock source */ |
| 77 | if (psc_enable_module(KS2_LPSC_PA)) |
| 78 | return -1; |
| 79 | if (psc_enable_module(KS2_LPSC_CPGMAC)) |
| 80 | return -1; |
| 81 | if (psc_enable_module(KS2_LPSC_CRYPTO)) |
| 82 | return -1; |
Khoronzhuk, Ivan | 9f95c1b | 2014-10-17 21:01:16 +0300 | [diff] [blame] | 83 | pass_pll_pa_clk_enable(); |
Khoronzhuk, Ivan | 238de85 | 2014-09-29 22:17:24 +0300 | [diff] [blame] | 84 | |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 85 | port_num = get_num_eth_ports(); |
| 86 | |
| 87 | for (j = 0; j < port_num; j++) { |
Karicheri, Muralidharan | 657f6b5 | 2014-04-01 15:01:13 -0400 | [diff] [blame] | 88 | sprintf(link_type_name, "sgmii%d_link_type", j); |
| 89 | res = get_eth_env_param(link_type_name); |
| 90 | if (res >= 0) |
| 91 | eth_priv_cfg[j].sgmii_link_type = res; |
| 92 | |
| 93 | keystone2_emac_initialize(ð_priv_cfg[j]); |
| 94 | } |
| 95 | |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 96 | return 0; |
| 97 | } |
| 98 | #endif |
| 99 | |
Hao Zhang | 9594820 | 2014-10-22 16:32:31 +0300 | [diff] [blame] | 100 | #ifdef CONFIG_SPL_BUILD |
| 101 | void spl_board_init(void) |
| 102 | { |
| 103 | spl_init_keystone_plls(); |
| 104 | preloader_console_init(); |
| 105 | } |
| 106 | |
| 107 | u32 spl_boot_device(void) |
| 108 | { |
| 109 | #if defined(CONFIG_SPL_SPI_LOAD) |
| 110 | return BOOT_DEVICE_SPI; |
| 111 | #else |
| 112 | puts("Unknown boot device\n"); |
| 113 | hang(); |
| 114 | #endif |
| 115 | } |
| 116 | #endif |
| 117 | |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 118 | #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 119 | int ft_board_setup(void *blob, bd_t *bd) |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 120 | { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 121 | int lpae; |
| 122 | char *env; |
| 123 | char *endp; |
| 124 | int nbanks; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 125 | u64 size[2]; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 126 | u64 start[2]; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 127 | int nodeoffset; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 128 | u32 ddr3a_size; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 129 | int unitrd_fixup = 0; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 130 | |
| 131 | env = getenv("mem_lpae"); |
| 132 | lpae = env && simple_strtol(env, NULL, 0); |
Murali Karicheri | 1b84532 | 2014-07-09 23:44:45 +0300 | [diff] [blame] | 133 | env = getenv("uinitrd_fixup"); |
| 134 | unitrd_fixup = env && simple_strtol(env, NULL, 0); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 135 | |
| 136 | ddr3a_size = 0; |
| 137 | if (lpae) { |
| 138 | env = getenv("ddr3a_size"); |
| 139 | if (env) |
| 140 | ddr3a_size = simple_strtol(env, NULL, 10); |
| 141 | if ((ddr3a_size != 8) && (ddr3a_size != 4)) |
| 142 | ddr3a_size = 0; |
| 143 | } |
| 144 | |
| 145 | nbanks = 1; |
| 146 | start[0] = bd->bi_dram[0].start; |
| 147 | size[0] = bd->bi_dram[0].size; |
| 148 | |
| 149 | /* adjust memory start address for LPAE */ |
| 150 | if (lpae) { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 151 | start[0] -= CONFIG_SYS_SDRAM_BASE; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 152 | start[0] += CONFIG_SYS_LPAE_SDRAM_BASE; |
| 153 | } |
| 154 | |
| 155 | if ((size[0] == 0x80000000) && (ddr3a_size != 0)) { |
| 156 | size[1] = ((u64)ddr3a_size - 2) << 30; |
| 157 | start[1] = 0x880000000; |
| 158 | nbanks++; |
| 159 | } |
| 160 | |
| 161 | /* reserve memory at start of bank */ |
Khoronzhuk, Ivan | 46e6517 | 2014-11-04 20:48:47 +0200 | [diff] [blame] | 162 | env = getenv("mem_reserve_head"); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 163 | if (env) { |
| 164 | start[0] += ustrtoul(env, &endp, 0); |
| 165 | size[0] -= ustrtoul(env, &endp, 0); |
| 166 | } |
| 167 | |
Khoronzhuk, Ivan | 46e6517 | 2014-11-04 20:48:47 +0200 | [diff] [blame] | 168 | env = getenv("mem_reserve"); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 169 | if (env) |
| 170 | size[0] -= ustrtoul(env, &endp, 0); |
| 171 | |
| 172 | fdt_fixup_memory_banks(blob, start, size, nbanks); |
| 173 | |
| 174 | /* Fix up the initrd */ |
Murali Karicheri | 1b84532 | 2014-07-09 23:44:45 +0300 | [diff] [blame] | 175 | if (lpae && unitrd_fixup) { |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 176 | int err; |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 177 | u32 *prop1, *prop2; |
| 178 | u64 initrd_start, initrd_end; |
Murali Karicheri | 1b84532 | 2014-07-09 23:44:45 +0300 | [diff] [blame] | 179 | |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 180 | nodeoffset = fdt_path_offset(blob, "/chosen"); |
| 181 | if (nodeoffset >= 0) { |
| 182 | prop1 = (u32 *)fdt_getprop(blob, nodeoffset, |
| 183 | "linux,initrd-start", NULL); |
| 184 | prop2 = (u32 *)fdt_getprop(blob, nodeoffset, |
| 185 | "linux,initrd-end", NULL); |
| 186 | if (prop1 && prop2) { |
| 187 | initrd_start = __be32_to_cpu(*prop1); |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 188 | initrd_start -= CONFIG_SYS_SDRAM_BASE; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 189 | initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE; |
| 190 | initrd_start = __cpu_to_be64(initrd_start); |
| 191 | initrd_end = __be32_to_cpu(*prop2); |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 192 | initrd_end -= CONFIG_SYS_SDRAM_BASE; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 193 | initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE; |
| 194 | initrd_end = __cpu_to_be64(initrd_end); |
| 195 | |
| 196 | err = fdt_delprop(blob, nodeoffset, |
| 197 | "linux,initrd-start"); |
| 198 | if (err < 0) |
| 199 | puts("error deleting initrd-start\n"); |
| 200 | |
| 201 | err = fdt_delprop(blob, nodeoffset, |
| 202 | "linux,initrd-end"); |
| 203 | if (err < 0) |
| 204 | puts("error deleting initrd-end\n"); |
| 205 | |
| 206 | err = fdt_setprop(blob, nodeoffset, |
| 207 | "linux,initrd-start", |
| 208 | &initrd_start, |
| 209 | sizeof(initrd_start)); |
| 210 | if (err < 0) |
| 211 | puts("error adding initrd-start\n"); |
| 212 | |
| 213 | err = fdt_setprop(blob, nodeoffset, |
| 214 | "linux,initrd-end", |
| 215 | &initrd_end, |
| 216 | sizeof(initrd_end)); |
| 217 | if (err < 0) |
| 218 | puts("error adding linux,initrd-end\n"); |
| 219 | } |
| 220 | } |
| 221 | } |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 222 | |
| 223 | return 0; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 224 | } |
| 225 | |
| 226 | void ft_board_setup_ex(void *blob, bd_t *bd) |
| 227 | { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 228 | int lpae; |
| 229 | u64 size; |
| 230 | char *env; |
| 231 | u64 *reserve_start; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 232 | |
| 233 | env = getenv("mem_lpae"); |
| 234 | lpae = env && simple_strtol(env, NULL, 0); |
| 235 | |
| 236 | if (lpae) { |
| 237 | /* |
| 238 | * the initrd and other reserved memory areas are |
| 239 | * embedded in in the DTB itslef. fix up these addresses |
| 240 | * to 36 bit format |
| 241 | */ |
| 242 | reserve_start = (u64 *)((char *)blob + |
| 243 | fdt_off_mem_rsvmap(blob)); |
| 244 | while (1) { |
| 245 | *reserve_start = __cpu_to_be64(*reserve_start); |
| 246 | size = __cpu_to_be64(*(reserve_start + 1)); |
| 247 | if (size) { |
Hao Zhang | 8e697a0 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 248 | *reserve_start -= CONFIG_SYS_SDRAM_BASE; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 249 | *reserve_start += |
| 250 | CONFIG_SYS_LPAE_SDRAM_BASE; |
| 251 | *reserve_start = |
| 252 | __cpu_to_be64(*reserve_start); |
| 253 | } else { |
| 254 | break; |
| 255 | } |
| 256 | reserve_start += 2; |
| 257 | } |
| 258 | } |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame] | 259 | |
| 260 | ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 261 | } |
| 262 | #endif |