Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2016 Fuzhou Rockchip Electronics Co., Ltd |
| 4 | * |
| 5 | * Rockchip SD Host Controller Interface |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <dm.h> |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 10 | #include <dt-structs.h> |
Masahiro Yamada | 75f82d0 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 11 | #include <linux/libfdt.h> |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 12 | #include <malloc.h> |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 13 | #include <mapmem.h> |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 14 | #include <sdhci.h> |
Kever Yang | 9ea1fdf | 2016-12-28 11:32:35 +0800 | [diff] [blame] | 15 | #include <clk.h> |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 16 | |
| 17 | /* 400KHz is max freq for card ID etc. Use that as min */ |
| 18 | #define EMMC_MIN_FREQ 400000 |
| 19 | |
| 20 | struct rockchip_sdhc_plat { |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 21 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 22 | struct dtd_rockchip_rk3399_sdhci_5_1 dtplat; |
| 23 | #endif |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 24 | struct mmc_config cfg; |
| 25 | struct mmc mmc; |
| 26 | }; |
| 27 | |
| 28 | struct rockchip_sdhc { |
| 29 | struct sdhci_host host; |
| 30 | void *base; |
| 31 | }; |
| 32 | |
| 33 | static int arasan_sdhci_probe(struct udevice *dev) |
| 34 | { |
| 35 | struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); |
| 36 | struct rockchip_sdhc_plat *plat = dev_get_platdata(dev); |
| 37 | struct rockchip_sdhc *prv = dev_get_priv(dev); |
| 38 | struct sdhci_host *host = &prv->host; |
Kever Yang | 9ea1fdf | 2016-12-28 11:32:35 +0800 | [diff] [blame] | 39 | int max_frequency, ret; |
| 40 | struct clk clk; |
| 41 | |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 42 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 43 | struct dtd_rockchip_rk3399_sdhci_5_1 *dtplat = &plat->dtplat; |
Kever Yang | 9ea1fdf | 2016-12-28 11:32:35 +0800 | [diff] [blame] | 44 | |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 45 | host->name = dev->name; |
Kever Yang | d94bcb1 | 2017-09-07 11:20:50 +0800 | [diff] [blame] | 46 | host->ioaddr = map_sysmem(dtplat->reg[0], dtplat->reg[1]); |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 47 | max_frequency = dtplat->max_frequency; |
| 48 | ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &clk); |
| 49 | #else |
Philipp Tomsich | 9b4c380 | 2017-06-07 18:46:00 +0200 | [diff] [blame] | 50 | max_frequency = dev_read_u32_default(dev, "max-frequency", 0); |
Kever Yang | 9ea1fdf | 2016-12-28 11:32:35 +0800 | [diff] [blame] | 51 | ret = clk_get_by_index(dev, 0, &clk); |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 52 | #endif |
Kever Yang | 9ea1fdf | 2016-12-28 11:32:35 +0800 | [diff] [blame] | 53 | if (!ret) { |
| 54 | ret = clk_set_rate(&clk, max_frequency); |
| 55 | if (IS_ERR_VALUE(ret)) |
| 56 | printf("%s clk set rate fail!\n", __func__); |
| 57 | } else { |
| 58 | printf("%s fail to get clk\n", __func__); |
| 59 | } |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 60 | |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 61 | host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD; |
Stefan Herbrechtsmeier | bc47e0e | 2017-01-17 15:58:48 +0100 | [diff] [blame] | 62 | host->max_clk = max_frequency; |
Philipp Tomsich | afe2de2 | 2018-03-26 19:59:10 +0200 | [diff] [blame] | 63 | /* |
| 64 | * The sdhci-driver only supports 4bit and 8bit, as sdhci_setup_cfg |
| 65 | * doesn't allow us to clear MMC_MODE_4BIT. Consequently, we don't |
| 66 | * check for other bus-width values. |
| 67 | */ |
| 68 | if (host->bus_width == 8) |
| 69 | host->host_caps |= MMC_MODE_8BIT; |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 70 | |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 71 | host->mmc = &plat->mmc; |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 72 | host->mmc->priv = &prv->host; |
| 73 | host->mmc->dev = dev; |
| 74 | upriv->mmc = host->mmc; |
| 75 | |
Kever Yang | 36d9bf8 | 2019-07-19 18:01:11 +0800 | [diff] [blame] | 76 | ret = sdhci_setup_cfg(&plat->cfg, host, 0, EMMC_MIN_FREQ); |
| 77 | if (ret) |
| 78 | return ret; |
| 79 | |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 80 | return sdhci_probe(dev); |
| 81 | } |
| 82 | |
| 83 | static int arasan_sdhci_ofdata_to_platdata(struct udevice *dev) |
| 84 | { |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 85 | #if !CONFIG_IS_ENABLED(OF_PLATDATA) |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 86 | struct sdhci_host *host = dev_get_priv(dev); |
| 87 | |
| 88 | host->name = dev->name; |
Philipp Tomsich | dbb2828 | 2017-09-11 22:04:21 +0200 | [diff] [blame] | 89 | host->ioaddr = dev_read_addr_ptr(dev); |
Philipp Tomsich | afe2de2 | 2018-03-26 19:59:10 +0200 | [diff] [blame] | 90 | host->bus_width = dev_read_u32_default(dev, "bus-width", 4); |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 91 | #endif |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 92 | |
| 93 | return 0; |
| 94 | } |
| 95 | |
| 96 | static int rockchip_sdhci_bind(struct udevice *dev) |
| 97 | { |
| 98 | struct rockchip_sdhc_plat *plat = dev_get_platdata(dev); |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 99 | |
Masahiro Yamada | cdb67f3 | 2016-09-06 22:17:32 +0900 | [diff] [blame] | 100 | return sdhci_bind(dev, &plat->mmc, &plat->cfg); |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 101 | } |
| 102 | |
| 103 | static const struct udevice_id arasan_sdhci_ids[] = { |
| 104 | { .compatible = "arasan,sdhci-5.1" }, |
| 105 | { } |
| 106 | }; |
| 107 | |
| 108 | U_BOOT_DRIVER(arasan_sdhci_drv) = { |
Kever Yang | dd99a02 | 2017-02-13 17:38:57 +0800 | [diff] [blame] | 109 | .name = "rockchip_rk3399_sdhci_5_1", |
Kever Yang | 65922e0 | 2016-07-18 17:00:58 +0800 | [diff] [blame] | 110 | .id = UCLASS_MMC, |
| 111 | .of_match = arasan_sdhci_ids, |
| 112 | .ofdata_to_platdata = arasan_sdhci_ofdata_to_platdata, |
| 113 | .ops = &sdhci_ops, |
| 114 | .bind = rockchip_sdhci_bind, |
| 115 | .probe = arasan_sdhci_probe, |
| 116 | .priv_auto_alloc_size = sizeof(struct rockchip_sdhc), |
| 117 | .platdata_auto_alloc_size = sizeof(struct rockchip_sdhc_plat), |
| 118 | }; |