blob: dbc97b25df80cc93091e3bb0d09d58a3ee4bc9e0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Eric Nelsonee61d162013-02-19 10:07:05 +00002/*
3 * Copyright (C) 2013 Boundary Devices Inc.
Eric Nelsonee61d162013-02-19 10:07:05 +00004 */
5#ifndef __ASM_ARCH_MX6_DDR_H__
6#define __ASM_ARCH_MX6_DDR_H__
7
Tim Harveycce17602014-06-02 16:13:22 -07008#ifndef CONFIG_SPL_BUILD
Eric Nelsonee61d162013-02-19 10:07:05 +00009#ifdef CONFIG_MX6Q
10#include "mx6q-ddr.h"
11#else
12#if defined(CONFIG_MX6DL) || defined(CONFIG_MX6S)
13#include "mx6dl-ddr.h"
14#else
Fabio Estevam712ab882014-06-24 17:40:58 -030015#ifdef CONFIG_MX6SX
16#include "mx6sx-ddr.h"
17#else
Fabio Estevam1b691df2018-01-03 12:33:05 -020018#if defined(CONFIG_MX6UL) || defined(CONFIG_MX6ULL)
Peng Fan98f11a12015-07-20 19:28:33 +080019#include "mx6ul-ddr.h"
20#else
Peng Fand226fac2015-08-17 16:11:00 +080021#ifdef CONFIG_MX6SL
22#include "mx6sl-ddr.h"
23#else
Eric Nelsonee61d162013-02-19 10:07:05 +000024#error "Please select cpu"
Peng Fand226fac2015-08-17 16:11:00 +080025#endif /* CONFIG_MX6SL */
Peng Fan98f11a12015-07-20 19:28:33 +080026#endif /* CONFIG_MX6UL */
Fabio Estevam712ab882014-06-24 17:40:58 -030027#endif /* CONFIG_MX6SX */
Eric Nelsonee61d162013-02-19 10:07:05 +000028#endif /* CONFIG_MX6DL or CONFIG_MX6S */
29#endif /* CONFIG_MX6Q */
Tim Harveycce17602014-06-02 16:13:22 -070030#else
31
Peng Fan950dacf2015-08-17 16:11:02 +080032enum {
33 DDR_TYPE_DDR3,
34 DDR_TYPE_LPDDR2,
35};
36
Tim Harveycce17602014-06-02 16:13:22 -070037/* MMDC P0/P1 Registers */
38struct mmdc_p_regs {
39 u32 mdctl;
40 u32 mdpdc;
41 u32 mdotc;
42 u32 mdcfg0;
43 u32 mdcfg1;
44 u32 mdcfg2;
45 u32 mdmisc;
46 u32 mdscr;
47 u32 mdref;
48 u32 res1[2];
49 u32 mdrwd;
50 u32 mdor;
Peng Fan9499a6c2015-08-17 16:10:57 +080051 u32 mdmrr;
52 u32 mdcfg3lp;
53 u32 mdmr4;
Tim Harveycce17602014-06-02 16:13:22 -070054 u32 mdasp;
Peng Fan9499a6c2015-08-17 16:10:57 +080055 u32 res2[239];
56 u32 maarcr;
Tim Harveycce17602014-06-02 16:13:22 -070057 u32 mapsr;
Peng Fan9499a6c2015-08-17 16:10:57 +080058 u32 maexidr0;
59 u32 maexidr1;
60 u32 madpcr0;
61 u32 madpcr1;
62 u32 madpsr0;
63 u32 madpsr1;
64 u32 madpsr2;
65 u32 madpsr3;
66 u32 madpsr4;
67 u32 madpsr5;
68 u32 masbs0;
69 u32 masbs1;
70 u32 res3[2];
71 u32 magenp;
72 u32 res4[239];
Tim Harveycce17602014-06-02 16:13:22 -070073 u32 mpzqhwctrl;
Peng Fan9499a6c2015-08-17 16:10:57 +080074 u32 mpzqswctrl;
75 u32 mpwlgcr;
Tim Harveycce17602014-06-02 16:13:22 -070076 u32 mpwldectrl0;
77 u32 mpwldectrl1;
Peng Fan9499a6c2015-08-17 16:10:57 +080078 u32 mpwldlst;
Tim Harveycce17602014-06-02 16:13:22 -070079 u32 mpodtctrl;
80 u32 mprddqby0dl;
81 u32 mprddqby1dl;
82 u32 mprddqby2dl;
83 u32 mprddqby3dl;
Peng Fan9499a6c2015-08-17 16:10:57 +080084 u32 mpwrdqby0dl;
85 u32 mpwrdqby1dl;
86 u32 mpwrdqby2dl;
87 u32 mpwrdqby3dl;
Tim Harveycce17602014-06-02 16:13:22 -070088 u32 mpdgctrl0;
89 u32 mpdgctrl1;
Peng Fan9499a6c2015-08-17 16:10:57 +080090 u32 mpdgdlst0;
Tim Harveycce17602014-06-02 16:13:22 -070091 u32 mprddlctl;
Peng Fan9499a6c2015-08-17 16:10:57 +080092 u32 mprddlst;
Tim Harveycce17602014-06-02 16:13:22 -070093 u32 mpwrdlctl;
Peng Fan9499a6c2015-08-17 16:10:57 +080094 u32 mpwrdlst;
95 u32 mpsdctrl;
96 u32 mpzqlp2ctl;
97 u32 mprddlhwctl;
98 u32 mpwrdlhwctl;
99 u32 mprddlhwst0;
100 u32 mprddlhwst1;
101 u32 mpwrdlhwst0;
102 u32 mpwrdlhwst1;
103 u32 mpwlhwerr;
104 u32 mpdghwst0;
105 u32 mpdghwst1;
106 u32 mpdghwst2;
107 u32 mpdghwst3;
108 u32 mppdcmpr1;
109 u32 mppdcmpr2;
110 u32 mpswdar0;
111 u32 mpswdrdr0;
112 u32 mpswdrdr1;
113 u32 mpswdrdr2;
114 u32 mpswdrdr3;
115 u32 mpswdrdr4;
116 u32 mpswdrdr5;
117 u32 mpswdrdr6;
118 u32 mpswdrdr7;
Tim Harveycce17602014-06-02 16:13:22 -0700119 u32 mpmur0;
Peng Fan9499a6c2015-08-17 16:10:57 +0800120 u32 mpwrcadl;
121 u32 mpdccr;
Tim Harveycce17602014-06-02 16:13:22 -0700122};
123
Peng Fand226fac2015-08-17 16:11:00 +0800124#define MX6SL_IOM_DDR_BASE 0x020e0300
125struct mx6sl_iomux_ddr_regs {
126 u32 dram_cas;
127 u32 dram_cs0_b;
128 u32 dram_cs1_b;
129 u32 dram_dqm0;
130 u32 dram_dqm1;
131 u32 dram_dqm2;
132 u32 dram_dqm3;
133 u32 dram_ras;
134 u32 dram_reset;
135 u32 dram_sdba0;
136 u32 dram_sdba1;
137 u32 dram_sdba2;
138 u32 dram_sdcke0;
139 u32 dram_sdcke1;
140 u32 dram_sdclk_0;
141 u32 dram_odt0;
142 u32 dram_odt1;
143 u32 dram_sdqs0;
144 u32 dram_sdqs1;
145 u32 dram_sdqs2;
146 u32 dram_sdqs3;
147 u32 dram_sdwe_b;
148};
149
150#define MX6SL_IOM_GRP_BASE 0x020e0500
151struct mx6sl_iomux_grp_regs {
152 u32 res1[43];
153 u32 grp_addds;
154 u32 grp_ddrmode_ctl;
155 u32 grp_ddrpke;
156 u32 grp_ddrpk;
157 u32 grp_ddrhys;
158 u32 grp_ddrmode;
159 u32 grp_b0ds;
160 u32 grp_ctlds;
161 u32 grp_b1ds;
162 u32 grp_ddr_type;
163 u32 grp_b2ds;
164 u32 grp_b3ds;
165};
166
Peng Fan98f11a12015-07-20 19:28:33 +0800167#define MX6UL_IOM_DDR_BASE 0x020e0200
168struct mx6ul_iomux_ddr_regs {
169 u32 res1[17];
170 u32 dram_dqm0;
171 u32 dram_dqm1;
172 u32 dram_ras;
173 u32 dram_cas;
174 u32 dram_cs0;
175 u32 dram_cs1;
176 u32 dram_sdwe_b;
177 u32 dram_odt0;
178 u32 dram_odt1;
179 u32 dram_sdba0;
180 u32 dram_sdba1;
181 u32 dram_sdba2;
182 u32 dram_sdcke0;
183 u32 dram_sdcke1;
184 u32 dram_sdclk_0;
185 u32 dram_sdqs0;
186 u32 dram_sdqs1;
187 u32 dram_reset;
188};
189
190#define MX6UL_IOM_GRP_BASE 0x020e0400
191struct mx6ul_iomux_grp_regs {
192 u32 res1[36];
193 u32 grp_addds;
194 u32 grp_ddrmode_ctl;
195 u32 grp_b0ds;
196 u32 grp_ddrpk;
197 u32 grp_ctlds;
198 u32 grp_b1ds;
199 u32 grp_ddrhys;
200 u32 grp_ddrpke;
201 u32 grp_ddrmode;
202 u32 grp_ddr_type;
203};
204
Peng Fan2ecdd022014-12-30 17:24:01 +0800205#define MX6SX_IOM_DDR_BASE 0x020e0200
206struct mx6sx_iomux_ddr_regs {
207 u32 res1[59];
208 u32 dram_dqm0;
209 u32 dram_dqm1;
210 u32 dram_dqm2;
211 u32 dram_dqm3;
212 u32 dram_ras;
213 u32 dram_cas;
214 u32 res2[2];
215 u32 dram_sdwe_b;
216 u32 dram_odt0;
217 u32 dram_odt1;
218 u32 dram_sdba0;
219 u32 dram_sdba1;
220 u32 dram_sdba2;
221 u32 dram_sdcke0;
222 u32 dram_sdcke1;
223 u32 dram_sdclk_0;
224 u32 dram_sdqs0;
225 u32 dram_sdqs1;
226 u32 dram_sdqs2;
227 u32 dram_sdqs3;
228 u32 dram_reset;
229};
230
231#define MX6SX_IOM_GRP_BASE 0x020e0500
232struct mx6sx_iomux_grp_regs {
233 u32 res1[61];
234 u32 grp_addds;
235 u32 grp_ddrmode_ctl;
236 u32 grp_ddrpke;
237 u32 grp_ddrpk;
238 u32 grp_ddrhys;
239 u32 grp_ddrmode;
240 u32 grp_b0ds;
241 u32 grp_b1ds;
242 u32 grp_ctlds;
243 u32 grp_ddr_type;
244 u32 grp_b2ds;
245 u32 grp_b3ds;
246};
247
Tim Harveycce17602014-06-02 16:13:22 -0700248/*
249 * MMDC iomux registers (pinctl/padctl) - (different for IMX6DQ vs IMX6SDL)
250 */
251#define MX6DQ_IOM_DDR_BASE 0x020e0500
252struct mx6dq_iomux_ddr_regs {
253 u32 res1[3];
254 u32 dram_sdqs5;
255 u32 dram_dqm5;
256 u32 dram_dqm4;
257 u32 dram_sdqs4;
258 u32 dram_sdqs3;
259 u32 dram_dqm3;
260 u32 dram_sdqs2;
261 u32 dram_dqm2;
262 u32 res2[16];
263 u32 dram_cas;
264 u32 res3[2];
265 u32 dram_ras;
266 u32 dram_reset;
267 u32 res4[2];
268 u32 dram_sdclk_0;
269 u32 dram_sdba2;
270 u32 dram_sdcke0;
271 u32 dram_sdclk_1;
272 u32 dram_sdcke1;
273 u32 dram_sdodt0;
274 u32 dram_sdodt1;
275 u32 res5;
276 u32 dram_sdqs0;
277 u32 dram_dqm0;
278 u32 dram_sdqs1;
279 u32 dram_dqm1;
280 u32 dram_sdqs6;
281 u32 dram_dqm6;
282 u32 dram_sdqs7;
283 u32 dram_dqm7;
284};
285
286#define MX6DQ_IOM_GRP_BASE 0x020e0700
287struct mx6dq_iomux_grp_regs {
288 u32 res1[18];
289 u32 grp_b7ds;
290 u32 grp_addds;
291 u32 grp_ddrmode_ctl;
292 u32 res2;
293 u32 grp_ddrpke;
294 u32 res3[6];
295 u32 grp_ddrmode;
296 u32 res4[3];
297 u32 grp_b0ds;
298 u32 grp_b1ds;
299 u32 grp_ctlds;
300 u32 res5;
301 u32 grp_b2ds;
302 u32 grp_ddr_type;
303 u32 grp_b3ds;
304 u32 grp_b4ds;
305 u32 grp_b5ds;
306 u32 grp_b6ds;
307};
308
Bernhard Messerklinger9de2cb82020-03-09 10:55:34 +0100309/*
310 * NoC scheduler registers - only on IMX6DQP
311 */
312#define MX6DQP_NOC_SCHED_BASE 0x00bb0000
313struct mx6dqp_noc_sched_regs {
314 u32 coreid;
315 u32 revid;
316 u32 ddrconf;
317 u32 ddrtiming;
318 u32 ddrmode;
319 u32 rlat;
320 u32 res1[4];
321 u32 ipu1;
322 u32 ipu2;
323 u32 res2[2];
324 u32 activate;
325 u32 res3[16];
326};
327
Tim Harveycce17602014-06-02 16:13:22 -0700328#define MX6SDL_IOM_DDR_BASE 0x020e0400
329struct mx6sdl_iomux_ddr_regs {
330 u32 res1[25];
331 u32 dram_cas;
332 u32 res2[2];
333 u32 dram_dqm0;
334 u32 dram_dqm1;
335 u32 dram_dqm2;
336 u32 dram_dqm3;
337 u32 dram_dqm4;
338 u32 dram_dqm5;
339 u32 dram_dqm6;
340 u32 dram_dqm7;
341 u32 dram_ras;
342 u32 dram_reset;
343 u32 res3[2];
344 u32 dram_sdba2;
345 u32 dram_sdcke0;
346 u32 dram_sdcke1;
347 u32 dram_sdclk_0;
348 u32 dram_sdclk_1;
349 u32 dram_sdodt0;
350 u32 dram_sdodt1;
351 u32 dram_sdqs0;
352 u32 dram_sdqs1;
353 u32 dram_sdqs2;
354 u32 dram_sdqs3;
355 u32 dram_sdqs4;
356 u32 dram_sdqs5;
357 u32 dram_sdqs6;
358 u32 dram_sdqs7;
359};
360
361#define MX6SDL_IOM_GRP_BASE 0x020e0700
362struct mx6sdl_iomux_grp_regs {
363 u32 res1[18];
364 u32 grp_b7ds;
365 u32 grp_addds;
366 u32 grp_ddrmode_ctl;
367 u32 grp_ddrpke;
368 u32 res2[2];
369 u32 grp_ddrmode;
370 u32 grp_b0ds;
371 u32 res3;
372 u32 grp_ctlds;
373 u32 grp_b1ds;
374 u32 grp_ddr_type;
375 u32 grp_b2ds;
376 u32 grp_b3ds;
377 u32 grp_b4ds;
378 u32 grp_b5ds;
379 u32 res4;
380 u32 grp_b6ds;
381};
Tim Harvey8ab871b2014-06-02 16:13:23 -0700382
383/* Device Information: Varies per DDR3 part number and speed grade */
384struct mx6_ddr3_cfg {
385 u16 mem_speed; /* ie 1600 for DDR3-1600 (800,1066,1333,1600) */
386 u8 density; /* chip density (Gb) (1,2,4,8) */
387 u8 width; /* bus width (bits) (4,8,16) */
388 u8 banks; /* number of banks */
389 u8 rowaddr; /* row address bits (11-16)*/
390 u8 coladdr; /* col address bits (9-12) */
391 u8 pagesz; /* page size (K) (1-2) */
392 u16 trcd; /* tRCD=tRP=CL (ns*100) */
393 u16 trcmin; /* tRC min (ns*100) */
394 u16 trasmin; /* tRAS min (ns*100) */
395 u8 SRT; /* self-refresh temperature: 0=normal, 1=extended */
396};
397
Peng Fanda7ada02015-08-17 16:11:04 +0800398/* Device Information: Varies per LPDDR2 part number and speed grade */
399struct mx6_lpddr2_cfg {
400 u16 mem_speed; /* ie 800 for LPDDR2-800 */
401 u8 density; /* chip density (Gb) (1,2,4,8) */
402 u8 width; /* bus width (bits) (4,8,16) */
403 u8 banks; /* number of banks */
404 u8 rowaddr; /* row address bits (11-16)*/
405 u8 coladdr; /* col address bits (9-12) */
406 u16 trcd_lp;
407 u16 trppb_lp;
408 u16 trpab_lp;
409 u16 trcmin; /* tRC min (ns*100) */
410 u16 trasmin; /* tRAS min (ns*100) */
411};
412
Tim Harvey8ab871b2014-06-02 16:13:23 -0700413/* System Information: Varies per board design, layout, and term choices */
414struct mx6_ddr_sysinfo {
415 u8 dsize; /* size of bus (in dwords: 0=16bit,1=32bit,2=64bit) */
416 u8 cs_density; /* density per chip select (Gb) */
417 u8 ncs; /* number chip selects used (1|2) */
418 char cs1_mirror;/* enable address mirror (0|1) */
419 char bi_on; /* Bank interleaving enable */
420 u8 rtt_nom; /* Rtt_Nom (DDR3_RTT_*) */
421 u8 rtt_wr; /* Rtt_Wr (DDR3_RTT_*) */
422 u8 ralat; /* Read Additional Latency (0-7) */
423 u8 walat; /* Write Additional Latency (0-3) */
424 u8 mif3_mode; /* Command prediction working mode */
425 u8 rst_to_cke; /* Time from SDE enable to CKE rise */
426 u8 sde_to_rst; /* Time from SDE enable until DDR reset# is high */
Tim Harveyfe1723f2015-04-03 16:52:52 -0700427 u8 pd_fast_exit;/* enable precharge powerdown fast-exit */
Peng Fan950dacf2015-08-17 16:11:02 +0800428 u8 ddr_type; /* DDR type: DDR3(0) or LPDDR2(1) */
Fabio Estevamcb3c1212016-08-29 20:37:15 -0300429 u8 refsel; /* REF_SEL field of register MDREF */
430 u8 refr; /* REFR field of register MDREF */
Tim Harvey8ab871b2014-06-02 16:13:23 -0700431};
432
433/*
434 * Board specific calibration:
435 * This includes write leveling calibration values as well as DQS gating
436 * and read/write delays. These values are board/layout/device specific.
437 * Freescale recommends using the i.MX6 DDR Stress Test Tool V1.0.2
438 * (DOC-96412) to determine these values over a range of boards and
439 * temperatures.
440 */
441struct mx6_mmdc_calibration {
442 /* write leveling calibration */
443 u32 p0_mpwldectrl0;
444 u32 p0_mpwldectrl1;
445 u32 p1_mpwldectrl0;
446 u32 p1_mpwldectrl1;
447 /* read DQS gating */
448 u32 p0_mpdgctrl0;
449 u32 p0_mpdgctrl1;
450 u32 p1_mpdgctrl0;
451 u32 p1_mpdgctrl1;
452 /* read delay */
453 u32 p0_mprddlctl;
454 u32 p1_mprddlctl;
455 /* write delay */
456 u32 p0_mpwrdlctl;
457 u32 p1_mpwrdlctl;
Peng Fan5c0ba212015-08-17 16:11:01 +0800458 /* lpddr2 zq hw calibration */
459 u32 mpzqlp2ctl;
Tim Harvey8ab871b2014-06-02 16:13:23 -0700460};
461
462/* configure iomux (pinctl/padctl) */
463void mx6dq_dram_iocfg(unsigned width,
464 const struct mx6dq_iomux_ddr_regs *,
465 const struct mx6dq_iomux_grp_regs *);
466void mx6sdl_dram_iocfg(unsigned width,
467 const struct mx6sdl_iomux_ddr_regs *,
468 const struct mx6sdl_iomux_grp_regs *);
Peng Fan2ecdd022014-12-30 17:24:01 +0800469void mx6sx_dram_iocfg(unsigned width,
470 const struct mx6sx_iomux_ddr_regs *,
471 const struct mx6sx_iomux_grp_regs *);
Peng Fan98f11a12015-07-20 19:28:33 +0800472void mx6ul_dram_iocfg(unsigned width,
473 const struct mx6ul_iomux_ddr_regs *,
474 const struct mx6ul_iomux_grp_regs *);
Peng Fand226fac2015-08-17 16:11:00 +0800475void mx6sl_dram_iocfg(unsigned width,
476 const struct mx6sl_iomux_ddr_regs *,
477 const struct mx6sl_iomux_grp_regs *);
Tim Harvey8ab871b2014-06-02 16:13:23 -0700478
Eric Nelsonc448df72016-10-30 16:33:50 -0700479#if defined(CONFIG_MX6_DDRCAL)
Eric Nelsona09d68a2016-10-30 16:33:48 -0700480int mmdc_do_write_level_calibration(struct mx6_ddr_sysinfo const *sysinfo);
481int mmdc_do_dqs_calibration(struct mx6_ddr_sysinfo const *sysinfo);
Eric Nelsonec4fe262016-10-30 16:33:49 -0700482void mmdc_read_calibration(struct mx6_ddr_sysinfo const *sysinfo,
483 struct mx6_mmdc_calibration *calib);
Marek Vasutab257ed2015-12-16 15:40:06 +0100484#endif
485
Tim Harvey8ab871b2014-06-02 16:13:23 -0700486/* configure mx6 mmdc registers */
487void mx6_dram_cfg(const struct mx6_ddr_sysinfo *,
488 const struct mx6_mmdc_calibration *,
Peng Fan77e86952015-08-17 16:11:03 +0800489 const void *);
Tim Harvey8ab871b2014-06-02 16:13:23 -0700490
Tim Harveycce17602014-06-02 16:13:22 -0700491#endif /* CONFIG_SPL_BUILD */
Eric Nelsonee61d162013-02-19 10:07:05 +0000492
493#define MX6_MMDC_P0_MDCTL 0x021b0000
494#define MX6_MMDC_P0_MDPDC 0x021b0004
495#define MX6_MMDC_P0_MDOTC 0x021b0008
496#define MX6_MMDC_P0_MDCFG0 0x021b000c
497#define MX6_MMDC_P0_MDCFG1 0x021b0010
498#define MX6_MMDC_P0_MDCFG2 0x021b0014
499#define MX6_MMDC_P0_MDMISC 0x021b0018
500#define MX6_MMDC_P0_MDSCR 0x021b001c
501#define MX6_MMDC_P0_MDREF 0x021b0020
502#define MX6_MMDC_P0_MDRWD 0x021b002c
503#define MX6_MMDC_P0_MDOR 0x021b0030
504#define MX6_MMDC_P0_MDASP 0x021b0040
505#define MX6_MMDC_P0_MAPSR 0x021b0404
506#define MX6_MMDC_P0_MPZQHWCTRL 0x021b0800
507#define MX6_MMDC_P0_MPWLDECTRL0 0x021b080c
508#define MX6_MMDC_P0_MPWLDECTRL1 0x021b0810
509#define MX6_MMDC_P0_MPODTCTRL 0x021b0818
510#define MX6_MMDC_P0_MPRDDQBY0DL 0x021b081c
511#define MX6_MMDC_P0_MPRDDQBY1DL 0x021b0820
512#define MX6_MMDC_P0_MPRDDQBY2DL 0x021b0824
513#define MX6_MMDC_P0_MPRDDQBY3DL 0x021b0828
514#define MX6_MMDC_P0_MPDGCTRL0 0x021b083c
515#define MX6_MMDC_P0_MPDGCTRL1 0x021b0840
516#define MX6_MMDC_P0_MPRDDLCTL 0x021b0848
517#define MX6_MMDC_P0_MPWRDLCTL 0x021b0850
Eric Nelson59b62472016-10-28 10:13:57 -0700518#define MX6_MMDC_P0_MPZQLP2CTL 0x021b085C
Eric Nelsonee61d162013-02-19 10:07:05 +0000519#define MX6_MMDC_P0_MPMUR0 0x021b08b8
520
521#define MX6_MMDC_P1_MDCTL 0x021b4000
522#define MX6_MMDC_P1_MDPDC 0x021b4004
523#define MX6_MMDC_P1_MDOTC 0x021b4008
524#define MX6_MMDC_P1_MDCFG0 0x021b400c
525#define MX6_MMDC_P1_MDCFG1 0x021b4010
526#define MX6_MMDC_P1_MDCFG2 0x021b4014
527#define MX6_MMDC_P1_MDMISC 0x021b4018
528#define MX6_MMDC_P1_MDSCR 0x021b401c
529#define MX6_MMDC_P1_MDREF 0x021b4020
530#define MX6_MMDC_P1_MDRWD 0x021b402c
531#define MX6_MMDC_P1_MDOR 0x021b4030
532#define MX6_MMDC_P1_MDASP 0x021b4040
533#define MX6_MMDC_P1_MAPSR 0x021b4404
534#define MX6_MMDC_P1_MPZQHWCTRL 0x021b4800
535#define MX6_MMDC_P1_MPWLDECTRL0 0x021b480c
536#define MX6_MMDC_P1_MPWLDECTRL1 0x021b4810
537#define MX6_MMDC_P1_MPODTCTRL 0x021b4818
538#define MX6_MMDC_P1_MPRDDQBY0DL 0x021b481c
539#define MX6_MMDC_P1_MPRDDQBY1DL 0x021b4820
540#define MX6_MMDC_P1_MPRDDQBY2DL 0x021b4824
541#define MX6_MMDC_P1_MPRDDQBY3DL 0x021b4828
542#define MX6_MMDC_P1_MPDGCTRL0 0x021b483c
543#define MX6_MMDC_P1_MPDGCTRL1 0x021b4840
544#define MX6_MMDC_P1_MPRDDLCTL 0x021b4848
545#define MX6_MMDC_P1_MPWRDLCTL 0x021b4850
Eric Nelson59b62472016-10-28 10:13:57 -0700546#define MX6_MMDC_P1_MPZQLP2CTL 0x021b485C
Eric Nelsonee61d162013-02-19 10:07:05 +0000547#define MX6_MMDC_P1_MPMUR0 0x021b48b8
548
549#endif /*__ASM_ARCH_MX6_DDR_H__ */