Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2014 Freescale Semiconductor, Inc. |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
Tom Rini | dec7ea0 | 2024-05-20 13:35:03 -0600 | [diff] [blame] | 6 | #include <config.h> |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 7 | #include <asm/mmu.h> |
Tom Rini | dec7ea0 | 2024-05-20 13:35:03 -0600 | [diff] [blame] | 8 | #include <asm/ppc.h> |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 9 | |
| 10 | struct fsl_e_tlb_entry tlb_table[] = { |
| 11 | /* TLB 0 - for temp stack in cache */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 12 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR, |
| 13 | CFG_SYS_INIT_RAM_ADDR_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 14 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 15 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 16 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 4 * 1024, |
| 17 | CFG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 18 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 19 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 20 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 8 * 1024, |
| 21 | CFG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 22 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 23 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 24 | SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 12 * 1024, |
| 25 | CFG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 26 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 27 | 0, 0, BOOKE_PAGESZ_4K, 0), |
| 28 | |
| 29 | /* TLB 1 */ |
| 30 | /* *I*** - Covers boot page */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 31 | #if defined(CONFIG_SYS_RAMBOOT) && defined(CFG_SYS_INIT_L3_ADDR) |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 32 | /* |
| 33 | * *I*G - L3SRAM. When L3 is used as 256K SRAM, the address of the |
| 34 | * SRAM is at 0xfffc0000, it covered the 0xfffff000. |
| 35 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 36 | SET_TLB_ENTRY(1, CFG_SYS_INIT_L3_ADDR, CFG_SYS_INIT_L3_ADDR, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 37 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 38 | 0, 0, BOOKE_PAGESZ_256K, 1), |
| 39 | #else |
| 40 | SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000, |
| 41 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 42 | 0, 0, BOOKE_PAGESZ_4K, 1), |
| 43 | #endif |
| 44 | |
| 45 | /* *I*G* - CCSRBAR */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 46 | SET_TLB_ENTRY(1, CFG_SYS_CCSRBAR, CFG_SYS_CCSRBAR_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 47 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 48 | 0, 1, BOOKE_PAGESZ_16M, 1), |
| 49 | |
| 50 | /* *I*G* - Flash, localbus */ |
| 51 | /* This will be changed to *I*G* after relocation to RAM. */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 52 | SET_TLB_ENTRY(1, CFG_SYS_FLASH_BASE, CFG_SYS_FLASH_BASE_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 53 | MAS3_SX|MAS3_SR, MAS2_W|MAS2_G, |
| 54 | 0, 2, BOOKE_PAGESZ_256M, 1), |
| 55 | |
| 56 | #ifndef CONFIG_SPL_BUILD |
| 57 | /* *I*G* - PCI */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 58 | SET_TLB_ENTRY(1, CFG_SYS_PCIE1_MEM_VIRT, CFG_SYS_PCIE1_MEM_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 59 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 60 | 0, 3, BOOKE_PAGESZ_1G, 1), |
| 61 | |
| 62 | /* *I*G* - PCI I/O */ |
Tom Rini | 56af659 | 2022-11-16 13:10:33 -0500 | [diff] [blame] | 63 | SET_TLB_ENTRY(1, CFG_SYS_PCIE1_IO_VIRT, CFG_SYS_PCIE1_IO_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 64 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 65 | 0, 4, BOOKE_PAGESZ_256K, 1), |
| 66 | |
| 67 | /* Bman/Qman */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 68 | #ifdef CFG_SYS_BMAN_MEM_PHYS |
| 69 | SET_TLB_ENTRY(1, CFG_SYS_BMAN_MEM_BASE, CFG_SYS_BMAN_MEM_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 70 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 71 | 0, 5, BOOKE_PAGESZ_16M, 1), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 72 | SET_TLB_ENTRY(1, CFG_SYS_BMAN_MEM_BASE + 0x01000000, |
| 73 | CFG_SYS_BMAN_MEM_PHYS + 0x01000000, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 74 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 75 | 0, 6, BOOKE_PAGESZ_16M, 1), |
| 76 | #endif |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 77 | #ifdef CFG_SYS_QMAN_MEM_PHYS |
| 78 | SET_TLB_ENTRY(1, CFG_SYS_QMAN_MEM_BASE, CFG_SYS_QMAN_MEM_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 79 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 80 | 0, 7, BOOKE_PAGESZ_16M, 1), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 81 | SET_TLB_ENTRY(1, CFG_SYS_QMAN_MEM_BASE + 0x01000000, |
| 82 | CFG_SYS_QMAN_MEM_PHYS + 0x01000000, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 83 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 84 | 0, 8, BOOKE_PAGESZ_16M, 1), |
| 85 | #endif |
| 86 | #endif |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 87 | #ifdef CFG_SYS_DCSRBAR_PHYS |
| 88 | SET_TLB_ENTRY(1, CFG_SYS_DCSRBAR, CFG_SYS_DCSRBAR_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 89 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 90 | 0, 9, BOOKE_PAGESZ_4M, 1), |
| 91 | #endif |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 92 | #ifdef CFG_SYS_NAND_BASE |
| 93 | SET_TLB_ENTRY(1, CFG_SYS_NAND_BASE, CFG_SYS_NAND_BASE_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 94 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 95 | 0, 10, BOOKE_PAGESZ_64K, 1), |
| 96 | #endif |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 97 | #ifdef CFG_SYS_CPLD_BASE |
| 98 | SET_TLB_ENTRY(1, CFG_SYS_CPLD_BASE, CFG_SYS_CPLD_BASE_PHYS, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 99 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 100 | 0, 11, BOOKE_PAGESZ_256K, 1), |
| 101 | #endif |
| 102 | |
| 103 | #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 104 | SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE, CFG_SYS_DDR_SDRAM_BASE, |
York Sun | 05204d0 | 2017-12-05 10:57:54 -0800 | [diff] [blame] | 105 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 106 | 0, 12, BOOKE_PAGESZ_1G, 1), |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 107 | SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE + 0x40000000, |
| 108 | CFG_SYS_DDR_SDRAM_BASE + 0x40000000, |
York Sun | 05204d0 | 2017-12-05 10:57:54 -0800 | [diff] [blame] | 109 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M, |
Shengzhou Liu | 4991240 | 2014-11-24 17:11:56 +0800 | [diff] [blame] | 110 | 0, 13, BOOKE_PAGESZ_1G, 1) |
| 111 | #endif |
| 112 | /* entry 14 and 15 has been used hard coded, they will be disabled |
| 113 | * in cpu_init_f, so if needed more, will use entry 16 later. |
| 114 | */ |
| 115 | }; |
| 116 | |
| 117 | int num_tlb_entries = ARRAY_SIZE(tlb_table); |