blob: 4e8b54e01f4e257c7fd66f62bd03f3b524b1af53 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06002/*
3 * Configuation settings for the Freescale MCF5373 FireEngine board.
4 *
Alison Wange573de22012-03-25 19:18:14 +00005 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5373EVB_H
14#define _M5373EVB_H
15
Simon Glassfb64e362020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060022
Tom Rini6a5dccc2022-11-16 13:10:41 -050023#define CFG_SYS_UART_PORT (0)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060024
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060025/* I2C */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060026
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060027#ifdef CONFIG_MCFFEC
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060028# define CONFIG_IPADDR 192.162.1.2
29# define CONFIG_NETMASK 255.255.255.0
30# define CONFIG_SERVERIP 192.162.1.1
31# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060032#endif /* FEC_ENET */
33
Mario Six790d8442018-03-28 14:38:20 +020034#define CONFIG_HOSTNAME "M5373EVB"
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060035#define CONFIG_EXTRA_ENV_SETTINGS \
36 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020037 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060038 "u-boot=u-boot.bin\0" \
39 "load=tftp ${loadaddr) ${u-boot}\0" \
40 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080041 "prog=prot off 0 3ffff;" \
42 "era 0 3ffff;" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060043 "cp.b ${loadaddr} 0 ${filesize};" \
44 "save\0" \
45 ""
46
47#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060048
Tom Rini6a5dccc2022-11-16 13:10:41 -050049#define CFG_SYS_CLK 80000000
50#define CFG_SYS_CPU_CLK CFG_SYS_CLK * 3
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060051
Tom Rini6a5dccc2022-11-16 13:10:41 -050052#define CFG_SYS_MBAR 0xFC000000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060053
Tom Rini6a5dccc2022-11-16 13:10:41 -050054#define CFG_SYS_LATCH_ADDR (CFG_SYS_CS1_BASE + 0x80000)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060055
56/*
57 * Low Level Configuration Settings
58 * (address mappings, register initial values, etc.)
59 * You should know what you are doing if you make changes here.
60 */
61/*-----------------------------------------------------------------------
62 * Definitions for initial stack pointer and data area (in DPRAM)
63 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050064#define CFG_SYS_INIT_RAM_ADDR 0x80000000
65#define CFG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
66#define CFG_SYS_INIT_RAM_CTRL 0x221
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060067
68/*-----------------------------------------------------------------------
69 * Start addresses for the final memory configuration
70 * (Set up by the startup code)
Tom Rinibb4dd962022-11-16 13:10:37 -050071 * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060072 */
Tom Rinibb4dd962022-11-16 13:10:37 -050073#define CFG_SYS_SDRAM_BASE 0x40000000
74#define CFG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
75#define CFG_SYS_SDRAM_CFG1 0x53722730
76#define CFG_SYS_SDRAM_CFG2 0x56670000
77#define CFG_SYS_SDRAM_CTRL 0xE1092000
78#define CFG_SYS_SDRAM_EMOD 0x40010000
79#define CFG_SYS_SDRAM_MODE 0x018D0000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060080
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060081/*
82 * For booting Linux, the board info and command line data
83 * have to be in the first 8 MB of memory, since this is
84 * the maximum mapped by the Linux kernel during initialization ??
85 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050086#define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20))
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060087
88/*-----------------------------------------------------------------------
89 * FLASH organization
90 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#ifdef CONFIG_SYS_FLASH_CFI
Tom Rini6a5dccc2022-11-16 13:10:41 -050092# define CFG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060093#endif
94
Tom Rini6a5dccc2022-11-16 13:10:41 -050095# define CFG_SYS_NAND_BASE CFG_SYS_CS2_BASE
Tom Rinib4213492022-11-12 17:36:51 -050096# define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060097# define NAND_ALLOW_ERASE_ALL 1
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060098
Tom Rini6a5dccc2022-11-16 13:10:41 -050099#define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600100
101/* Configuration for environment
102 * Environment is embedded in u-boot in the second sector of the flash
103 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600104
angelo@sysam.it6312a952015-03-29 22:54:16 +0200105#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600106 . = DEFINED(env_offset) ? env_offset : .; \
107 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200108
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600109/*-----------------------------------------------------------------------
110 * Cache Configuration
111 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600112
Tom Rini6a5dccc2022-11-16 13:10:41 -0500113#define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
114 CFG_SYS_INIT_RAM_SIZE - 8)
115#define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \
116 CFG_SYS_INIT_RAM_SIZE - 4)
117#define CFG_SYS_ICACHE_INV (CF_CACR_CINVA)
118#define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \
Tom Rinibb4dd962022-11-16 13:10:37 -0500119 CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600120 CF_ACR_EN | CF_ACR_SM_ALL)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500121#define CFG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600122 CF_CACR_DCM_P)
123
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600124/*-----------------------------------------------------------------------
125 * Chipselect bank definitions
126 */
127/*
128 * CS0 - NOR Flash 1, 2, 4, or 8MB
129 * CS1 - CompactFlash and registers
130 * CS2 - NAND Flash 16, 32, or 64MB
131 * CS3 - Available
132 * CS4 - Available
133 * CS5 - Available
134 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500135#define CFG_SYS_CS0_BASE 0
136#define CFG_SYS_CS0_MASK 0x007f0001
137#define CFG_SYS_CS0_CTRL 0x00001fa0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600138
Tom Rini6a5dccc2022-11-16 13:10:41 -0500139#define CFG_SYS_CS1_BASE 0x10000000
140#define CFG_SYS_CS1_MASK 0x001f0001
141#define CFG_SYS_CS1_CTRL 0x002A3780
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600142
Tom Rini6a5dccc2022-11-16 13:10:41 -0500143#define CFG_SYS_CS2_BASE 0x20000000
144#define CFG_SYS_CS2_MASK (16 << 20)
145#define CFG_SYS_CS2_CTRL 0x00001f60
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600146
147#endif /* _M5373EVB_H */