blob: c7c6952d2b73e86c8388fea8af18feb36c6352e6 [file] [log] [blame]
stefano babic6708a602007-08-30 23:01:49 +02001/*
2 * (C) Copyright 2007
3 * Stefano Babic, DENX Gmbh, sbabic@denx.de
4 *
5 * (C) Copyright 2004
6 * Robert Whaley, Applied Data Systems, Inc. rwhaley@applieddata.net
7 *
8 * (C) Copyright 2002
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
10 *
11 * (C) Copyright 2002
12 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
13 * Marius Groeger <mgroeger@sysgo.de>
14 *
15 * Configuation settings for the LUBBOCK board.
16 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020017 * SPDX-License-Identifier: GPL-2.0+
stefano babic6708a602007-08-30 23:01:49 +020018 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
22
23/*
24 * High Level Configuration Options
25 * (easy to change)
26 */
Marek Vasut85cc88a2011-11-26 07:20:07 +010027#define CONFIG_CPU_PXA27X 1 /* This is an PXA27x CPU */
stefano babic6708a602007-08-30 23:01:49 +020028
stefano babic6708a602007-08-30 23:01:49 +020029#define CONFIG_MMC 1
Helmut Raigerd5a184b2011-10-20 04:19:47 +000030#define CONFIG_BOARD_LATE_INIT
Marek Vasuta11b85d2010-10-20 21:28:14 +020031#define CONFIG_SYS_TEXT_BASE 0x0
stefano babic6708a602007-08-30 23:01:49 +020032
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020033/* we will never enable dcache, because we have to setup MMU first */
Aneesh Vecee9c82011-06-16 23:30:48 +000034#define CONFIG_SYS_DCACHE_OFF
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020035
stefano babic6708a602007-08-30 23:01:49 +020036#define RTC
37
38/*
39 * Size of malloc() pool
40 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
stefano babic6708a602007-08-30 23:01:49 +020042
43/*
44 * Hardware drivers
45 */
46
47/*
48 * select serial console configuration
49 */
Jean-Christophe PLAGNIOL-VILLARD4ccaed42009-05-16 22:48:46 +020050#define CONFIG_PXA_SERIAL
stefano babic6708a602007-08-30 23:01:49 +020051#define CONFIG_FFUART 1 /* we use FFUART on Conxs */
52#define CONFIG_BTUART 1 /* we use BTUART on Conxs */
53#define CONFIG_STUART 1 /* we use STUART on Conxs */
Marek Vasut0d4bef72012-09-12 12:36:25 +020054#define CONFIG_CONS_INDEX 3
stefano babic6708a602007-08-30 23:01:49 +020055
56/* allow to overwrite serial and ethaddr */
57#define CONFIG_ENV_OVERWRITE
58
59#define CONFIG_BAUDRATE 38400
60
61#define CONFIG_DOS_PARTITION 1
62
63/*
64 * Command line configuration.
65 */
66#include <config_cmd_default.h>
67
stefano babic6708a602007-08-30 23:01:49 +020068#define CONFIG_CMD_FAT
69#define CONFIG_CMD_IMLS
70#define CONFIG_CMD_PING
71#define CONFIG_CMD_USB
72
73/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
74
75#undef CONFIG_SHOW_BOOT_PROGRESS
76
77#define CONFIG_BOOTDELAY 3
78#define CONFIG_SERVERIP 192.168.1.99
79#define CONFIG_BOOTCOMMAND "run boot_flash"
80#define CONFIG_BOOTARGS "console=ttyS0,38400 ramdisk_size=12288"\
81 " rw root=/dev/ram initrd=0xa0800000,5m"
82
83#define CONFIG_EXTRA_ENV_SETTINGS \
84 "program_boot_mmc=" \
85 "mw.b 0xa0010000 0xff 0x20000; " \
86 "if mmcinit && " \
87 "fatload mmc 0 0xa0010000 u-boot.bin; " \
88 "then " \
89 "protect off 0x0 0x1ffff; " \
90 "erase 0x0 0x1ffff; " \
91 "cp.b 0xa0010000 0x0 0x20000; " \
92 "fi\0" \
93 "program_uzImage_mmc=" \
94 "mw.b 0xa0010000 0xff 0x180000; " \
95 "if mmcinit && " \
96 "fatload mmc 0 0xa0010000 uzImage; " \
97 "then " \
98 "protect off 0x40000 0x1bffff; " \
99 "erase 0x40000 0x1bffff; " \
100 "cp.b 0xa0010000 0x40000 0x180000; " \
101 "fi\0" \
102 "program_ramdisk_mmc=" \
103 "mw.b 0xa0010000 0xff 0x500000; " \
104 "if mmcinit && " \
105 "fatload mmc 0 0xa0010000 ramdisk.gz; " \
106 "then " \
107 "protect off 0x1c0000 0x6bffff; " \
108 "erase 0x1c0000 0x6bffff; " \
109 "cp.b 0xa0010000 0x1c0000 0x500000; " \
110 "fi\0" \
111 "boot_mmc=" \
112 "if mmcinit && " \
113 "fatload mmc 0 0xa0030000 uzImage && " \
114 "fatload mmc 0 0xa0800000 ramdisk.gz; " \
115 "then " \
116 "bootm 0xa0030000; " \
117 "fi\0" \
118 "boot_flash=" \
119 "cp.b 0x1c0000 0xa0800000 0x500000; " \
120 "bootm 0x40000\0" \
121
122#define CONFIG_SETUP_MEMORY_TAGS 1
123#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
124/* #define CONFIG_INITRD_TAG 1 */
125
Jean-Christophe PLAGNIOL-VILLARD41348722008-01-25 07:54:47 +0100126#if defined(CONFIG_CMD_KGDB)
stefano babic6708a602007-08-30 23:01:49 +0200127#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
128#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
129#endif
130
131/*
132 * Miscellaneous configurable options
133 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_HUSH_PARSER 1
stefano babic6708a602007-08-30 23:01:49 +0200135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_LONGHELP /* undef to save memory */
137#ifdef CONFIG_SYS_HUSH_PARSER
138#define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
stefano babic6708a602007-08-30 23:01:49 +0200139#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
stefano babic6708a602007-08-30 23:01:49 +0200141#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
143#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
144#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
145#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
146#define CONFIG_SYS_DEVICE_NULLDEV 1
stefano babic6708a602007-08-30 23:01:49 +0200147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
149#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
stefano babic6708a602007-08-30 23:01:49 +0200150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_LOAD_ADDR 0xa1000000 /* default load address */
stefano babic6708a602007-08-30 23:01:49 +0200152
Micha Kalfon8a75a5b2009-02-11 19:50:11 +0200153#define CONFIG_SYS_HZ 1000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_CPUSPEED 0x207 /* need to look more closely, I think this is Turbo = 2x, L=91Mhz */
stefano babic6708a602007-08-30 23:01:49 +0200155
Jean-Christophe PLAGNIOL-VILLARDe75f6332009-02-20 03:47:50 +0100156#ifdef CONFIG_MMC
Marek Vasutd2f3bbd2012-09-30 10:09:49 +0000157#define CONFIG_GENERIC_MMC
158#define CONFIG_PXA_MMC_GENERIC
Jean-Christophe PLAGNIOL-VILLARDe75f6332009-02-20 03:47:50 +0100159#define CONFIG_CMD_MMC
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_MMC_BASE 0xF0000000
Jean-Christophe PLAGNIOL-VILLARDe75f6332009-02-20 03:47:50 +0100161#endif
stefano babic6708a602007-08-30 23:01:49 +0200162
163/*
stefano babic6708a602007-08-30 23:01:49 +0200164 * Physical Memory Map
165 */
166#define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
167#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
168#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
169#define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
170#define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
171#define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
172#define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
173#define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
174#define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
175
176#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
177
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_DRAM_BASE 0xa0000000
179#define CONFIG_SYS_DRAM_SIZE 0x04000000
stefano babic6708a602007-08-30 23:01:49 +0200180
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
stefano babic6708a602007-08-30 23:01:49 +0200182
Marek Vasut62f66a52010-09-23 09:46:57 +0200183#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Wolfgang Denk0191e472010-10-26 14:34:52 +0200184#define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SDRAM_1)
Marek Vasut62f66a52010-09-23 09:46:57 +0200185
stefano babic6708a602007-08-30 23:01:49 +0200186/*
187 * GPIO settings
188 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_GPSR0_VAL 0x00018000
190#define CONFIG_SYS_GPSR1_VAL 0x00000000
191#define CONFIG_SYS_GPSR2_VAL 0x400dc000
192#define CONFIG_SYS_GPSR3_VAL 0x00000000
193#define CONFIG_SYS_GPCR0_VAL 0x00000000
194#define CONFIG_SYS_GPCR1_VAL 0x00000000
195#define CONFIG_SYS_GPCR2_VAL 0x00000000
196#define CONFIG_SYS_GPCR3_VAL 0x00000000
197#define CONFIG_SYS_GPDR0_VAL 0x00018000
198#define CONFIG_SYS_GPDR1_VAL 0x00028801
199#define CONFIG_SYS_GPDR2_VAL 0x520dc000
200#define CONFIG_SYS_GPDR3_VAL 0x0001E000
201#define CONFIG_SYS_GAFR0_L_VAL 0x801c0000
202#define CONFIG_SYS_GAFR0_U_VAL 0x00000013
203#define CONFIG_SYS_GAFR1_L_VAL 0x6990100A
204#define CONFIG_SYS_GAFR1_U_VAL 0x00000008
205#define CONFIG_SYS_GAFR2_L_VAL 0xA0000000
206#define CONFIG_SYS_GAFR2_U_VAL 0x010900F2
207#define CONFIG_SYS_GAFR3_L_VAL 0x54000003
208#define CONFIG_SYS_GAFR3_U_VAL 0x00002401
209#define CONFIG_SYS_GRER0_VAL 0x00000000
210#define CONFIG_SYS_GRER1_VAL 0x00000000
211#define CONFIG_SYS_GRER2_VAL 0x00000000
212#define CONFIG_SYS_GRER3_VAL 0x00000000
Stefano Babice33f8042009-07-01 20:40:41 +0200213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_GFER1_VAL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_GFER3_VAL 0x00000020
stefano babic6708a602007-08-30 23:01:49 +0200216
Stefano Babice33f8042009-07-01 20:40:41 +0200217#if CONFIG_POLARIS
218#define CONFIG_SYS_GFER0_VAL 0x00000001
219#define CONFIG_SYS_GFER2_VAL 0x00200000
220#else
221#define CONFIG_SYS_GFER0_VAL 0x00000000
222#define CONFIG_SYS_GFER2_VAL 0x00000000
223#endif
stefano babic6708a602007-08-30 23:01:49 +0200224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_PSSR_VAL 0x20 /* CHECK */
stefano babic6708a602007-08-30 23:01:49 +0200226
227/*
228 * Clock settings
229 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_CKEN 0x01FFFFFF /* CHECK */
231#define CONFIG_SYS_CCCR 0x02000290 /* 520Mhz */
stefano babic6708a602007-08-30 23:01:49 +0200232
233/*
234 * Memory settings
235 */
236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_MSC0_VAL 0x4df84df0
238#define CONFIG_SYS_MSC1_VAL 0x7ff87ff4
Stefano Babice33f8042009-07-01 20:40:41 +0200239#if CONFIG_POLARIS
240#define CONFIG_SYS_MSC2_VAL 0xa2697ff8
241#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_MSC2_VAL 0xa26936d4
Stefano Babice33f8042009-07-01 20:40:41 +0200243#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_MDCNFG_VAL 0x880009C9
245#define CONFIG_SYS_MDREFR_VAL 0x20ca201e
246#define CONFIG_SYS_MDMRS_VAL 0x00220022
stefano babic6708a602007-08-30 23:01:49 +0200247
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_FLYCNFG_VAL 0x00000000
249#define CONFIG_SYS_SXCNFG_VAL 0x40044004
stefano babic6708a602007-08-30 23:01:49 +0200250
251/*
252 * PCMCIA and CF Interfaces
253 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_MECR_VAL 0x00000001
255#define CONFIG_SYS_MCMEM0_VAL 0x00004204
256#define CONFIG_SYS_MCMEM1_VAL 0x00010204
257#define CONFIG_SYS_MCATT0_VAL 0x00010504
258#define CONFIG_SYS_MCATT1_VAL 0x00010504
259#define CONFIG_SYS_MCIO0_VAL 0x00008407
260#define CONFIG_SYS_MCIO1_VAL 0x0000c108
stefano babic6708a602007-08-30 23:01:49 +0200261
262#define CONFIG_DRIVER_DM9000 1
Stefano Babice33f8042009-07-01 20:40:41 +0200263
264#if CONFIG_POLARIS
265#define CONFIG_DM9000_BASE 0x0C800000
266#else
267#define CONFIG_DM9000_BASE 0x08000000
268#endif
269
stefano babic6708a602007-08-30 23:01:49 +0200270#define DM9000_IO CONFIG_DM9000_BASE
271#define DM9000_DATA (CONFIG_DM9000_BASE+0x8004)
stefano babic6708a602007-08-30 23:01:49 +0200272
273#define CONFIG_USB_OHCI_NEW 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
275#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
276#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
277#define CONFIG_SYS_USB_OHCI_SLOT_NAME "trizepsiv"
stefano babic6708a602007-08-30 23:01:49 +0200278#define CONFIG_USB_STORAGE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
stefano babic6708a602007-08-30 23:01:49 +0200280
281/*
282 * FLASH and environment organization
283 */
284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200286#define CONFIG_FLASH_CFI_DRIVER 1
stefano babic6708a602007-08-30 23:01:49 +0200287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_MONITOR_BASE 0
289#define CONFIG_SYS_MONITOR_LEN 0x40000
stefano babic6708a602007-08-30 23:01:49 +0200290
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
292#define CONFIG_SYS_MAX_FLASH_SECT 4 + 255 /* max number of sectors on one chip */
stefano babic6708a602007-08-30 23:01:49 +0200293
294/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
296#define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
stefano babic6708a602007-08-30 23:01:49 +0200297
298/* write flash less slowly */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
stefano babic6708a602007-08-30 23:01:49 +0200300
Stefano Babice33f8042009-07-01 20:40:41 +0200301/* Unlock to be used with Intel chips */
302#define CONFIG_SYS_FLASH_PROTECTION 1
303
stefano babic6708a602007-08-30 23:01:49 +0200304/* Flash environment locations */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200305#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + CONFIG_SYS_MONITOR_LEN) /* Addr of Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200307#define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment */
308#define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
stefano babic6708a602007-08-30 23:01:49 +0200309
310/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200311#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SECT_SIZE)
312#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
stefano babic6708a602007-08-30 23:01:49 +0200313
314#endif /* __CONFIG_H */