blob: eed0f4975164be09517074b60f21d71e9067ab60 [file] [log] [blame]
Joe Hamman1bab0b02007-08-09 15:11:03 -05001/*
2 * Copyright 2007 Wind River Systems <www.windriver.com>
3 * Copyright 2007 Embedded Specialties, Inc.
4 * Joe Hamman <joe.hamman@embeddedspecialties.com>
5 *
6 * Copyright 2006 Freescale Semiconductor.
7 *
8 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
9 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Joe Hamman1bab0b02007-08-09 15:11:03 -050011 */
12
13/*
14 * SBC8641D board configuration file
15 *
16 * Make sure you change the MAC address and other network params first,
Joe Hershberger76f353e2015-05-04 14:55:14 -050017 * search for CONFIG_SERVERIP, etc in this file.
Joe Hamman1bab0b02007-08-09 15:11:03 -050018 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
22
Paul Gortmaker6e66b412015-10-17 16:40:30 -040023#define CONFIG_SYS_GENERIC_BOARD
24
Joe Hamman1bab0b02007-08-09 15:11:03 -050025/* High Level Configuration Options */
Joe Hamman1bab0b02007-08-09 15:11:03 -050026#define CONFIG_MPC8641 1 /* MPC8641 specific */
27#define CONFIG_SBC8641D 1 /* SBC8641D board specific */
Kumar Gala56d150e2009-03-31 23:02:38 -050028#define CONFIG_MP 1 /* support multiple processors */
Joe Hamman1bab0b02007-08-09 15:11:03 -050029#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
30
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020031#define CONFIG_SYS_TEXT_BASE 0xfff00000
32
Joe Hamman1bab0b02007-08-09 15:11:03 -050033#ifdef RUN_DIAG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_DIAG_ADDR 0xff800000
Joe Hamman1bab0b02007-08-09 15:11:03 -050035#endif
36
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020037#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
Joe Hamman1bab0b02007-08-09 15:11:03 -050038
Becky Bruced1cb6cb2008-11-03 15:44:01 -060039/*
40 * virtual address to be used for temporary mappings. There
41 * should be 128k free at this VA.
42 */
43#define CONFIG_SYS_SCRATCH_VA 0xe8000000
44
Kumar Galaf82666b2011-01-04 17:48:51 -060045#define CONFIG_SYS_SRIO
46#define CONFIG_SRIO1 /* SRIO port 1 */
47
Joe Hamman18f2f032007-08-11 06:54:58 -050048#define CONFIG_PCI 1 /* Enable PCIE */
Kumar Galae78f6652010-07-09 00:02:34 -050049#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
50#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
Joe Hamman18f2f032007-08-11 06:54:58 -050051#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000052#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Becky Brucea756ea72008-01-23 16:31:03 -060053#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Joe Hamman1bab0b02007-08-09 15:11:03 -050054
Wolfgang Denka1be4762008-05-20 16:00:29 +020055#define CONFIG_TSEC_ENET /* tsec ethernet support */
Joe Hamman1bab0b02007-08-09 15:11:03 -050056#define CONFIG_ENV_OVERWRITE
57
Peter Tyser86dee4a2010-10-07 22:32:48 -050058#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce59ddf412008-08-04 14:01:16 -050059#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
60
Joe Hamman1bab0b02007-08-09 15:11:03 -050061#undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/
Wolfgang Denka1be4762008-05-20 16:00:29 +020062#undef CONFIG_DDR_ECC /* only for ECC DDR module */
Joe Hamman1bab0b02007-08-09 15:11:03 -050063#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
64#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
65#define CONFIG_NUM_DDR_CONTROLLERS 2
66#define CACHE_LINE_INTERLEAVING 0x20000000
67#define PAGE_INTERLEAVING 0x21000000
68#define BANK_INTERLEAVING 0x22000000
69#define SUPER_BANK_INTERLEAVING 0x23000000
70
71
72#define CONFIG_ALTIVEC 1
73
74/*
75 * L2CR setup -- make sure this is right for your board!
76 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_L2
Joe Hamman1bab0b02007-08-09 15:11:03 -050078#define L2_INIT 0
79#define L2_ENABLE (L2CR_L2E)
80
81#ifndef CONFIG_SYS_CLK_FREQ
82#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
83#endif
84
85#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
88#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
89#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hamman1bab0b02007-08-09 15:11:03 -050090
91/*
92 * Base addresses -- Note these are effective addresses where the
93 * actual resources get mapped (not physical addresses)
94 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
96#define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */
97#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Joe Hamman1bab0b02007-08-09 15:11:03 -050098
Jon Loeligerab6960f2008-11-20 14:02:56 -060099#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
100#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Kumar Galaa37b9ce2009-08-05 07:59:35 -0500101#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Jon Loeligerab6960f2008-11-20 14:02:56 -0600102
Joe Hamman1bab0b02007-08-09 15:11:03 -0500103/*
104 * DDR Setup
105 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
107#define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */
108#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
109#define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600110#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500111#define CONFIG_VERY_BIG_RAM
112
Kumar Galaa7adfe32008-08-26 15:01:37 -0500113#define CONFIG_NUM_DDR_CONTROLLERS 2
114#define CONFIG_DIMM_SLOTS_PER_CTLR 2
115#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
116
Joe Hamman1bab0b02007-08-09 15:11:03 -0500117#if defined(CONFIG_SPD_EEPROM)
118 /*
119 * Determine DDR configuration from I2C interface.
120 */
121 #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */
122 #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */
123 #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */
124 #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */
125
126#else
127 /*
128 * Manually set up DDR1 & DDR2 parameters
129 */
130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131 #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
134 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
135 #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000
136 #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000
137 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
138 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
139 #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000
140 #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000
141 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
142 #define CONFIG_SYS_DDR_TIMING_0 0x00220802
143 #define CONFIG_SYS_DDR_TIMING_1 0x38377322
144 #define CONFIG_SYS_DDR_TIMING_2 0x002040c7
145 #define CONFIG_SYS_DDR_CFG_1A 0x43008008
146 #define CONFIG_SYS_DDR_CFG_2 0x24401000
147 #define CONFIG_SYS_DDR_MODE_1 0x23c00542
148 #define CONFIG_SYS_DDR_MODE_2 0x00000000
149 #define CONFIG_SYS_DDR_MODE_CTL 0x00000000
150 #define CONFIG_SYS_DDR_INTERVAL 0x05080100
151 #define CONFIG_SYS_DDR_DATA_INIT 0x00000000
152 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
153 #define CONFIG_SYS_DDR_CFG_1B 0xC3008008
Joe Hamman1bab0b02007-08-09 15:11:03 -0500154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155 #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F
156 #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000
157 #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000
158 #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000
159 #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102
160 #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000
161 #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000
162 #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000
163 #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000
164 #define CONFIG_SYS_DDR2_TIMING_0 0x00220802
165 #define CONFIG_SYS_DDR2_TIMING_1 0x38377322
166 #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7
167 #define CONFIG_SYS_DDR2_CFG_1A 0x43008008
168 #define CONFIG_SYS_DDR2_CFG_2 0x24401000
169 #define CONFIG_SYS_DDR2_MODE_1 0x23c00542
170 #define CONFIG_SYS_DDR2_MODE_2 0x00000000
171 #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000
172 #define CONFIG_SYS_DDR2_INTERVAL 0x05080100
173 #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000
174 #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000
175 #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008
Joe Hamman1bab0b02007-08-09 15:11:03 -0500176
177
178#endif
179
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200180/* #define CONFIG_ID_EEPROM 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500181#define ID_EEPROM_ADDR 0x57 */
182
183/*
184 * The SBC8641D contains 16MB flash space at ff000000.
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500187
188/* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */
190#define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500191
192/* 64KB EEPROM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */
194#define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500195
196/* EPLD - User switches, board id, LEDs */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */
198#define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500199
200/* Local bus SDRAM 128MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */
202#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */
203#define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */
204#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500205
206/* Disk on Chip (DOC) 128MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */
208#define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500209
210/* LCD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */
212#define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500213
214/* Control logic & misc peripherals */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */
216#define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
219#define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#undef CONFIG_SYS_FLASH_CHECKSUM
222#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
223#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200224#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600225#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500226
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200227#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_FLASH_CFI
229#define CONFIG_SYS_WRITE_SWAPPED_DATA
230#define CONFIG_SYS_FLASH_EMPTY_INFO
231#define CONFIG_SYS_FLASH_PROTECTION
Joe Hamman1bab0b02007-08-09 15:11:03 -0500232
233#undef CONFIG_CLOCKS_IN_MHZ
234
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_INIT_RAM_LOCK 1
236#ifndef CONFIG_SYS_INIT_RAM_LOCK
237#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500238#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500240#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200241#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500242
Wolfgang Denk0191e472010-10-26 14:34:52 +0200243#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hamman1bab0b02007-08-09 15:11:03 -0500245
Paul Gortmaker7095ab32015-10-17 16:40:31 -0400246#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Paul Gortmakerefdcea52015-10-17 16:40:27 -0400247#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500248
249/* Serial Port */
250#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_NS16550
252#define CONFIG_SYS_NS16550_SERIAL
253#define CONFIG_SYS_NS16550_REG_SIZE 1
254#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500255
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500257 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
260#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500261
262/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_HUSH_PARSER
264#ifdef CONFIG_SYS_HUSH_PARSER
Joe Hamman1bab0b02007-08-09 15:11:03 -0500265#endif
266
267/*
268 * Pass open firmware flat tree to kernel
269 */
Jon Loeliger84640c92008-02-18 14:01:56 -0600270#define CONFIG_OF_LIBFDT 1
271#define CONFIG_OF_BOARD_SETUP 1
272#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500273
Joe Hamman1bab0b02007-08-09 15:11:03 -0500274/*
275 * I2C
276 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200277#define CONFIG_SYS_I2C
278#define CONFIG_SYS_I2C_FSL
279#define CONFIG_SYS_FSL_I2C_SPEED 400000
280#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
281#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
282#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Joe Hamman1bab0b02007-08-09 15:11:03 -0500283
284/*
285 * RapidIO MMU
286 */
Kumar Galaf82666b2011-01-04 17:48:51 -0600287#define CONFIG_SYS_SRIO1_MEM_BASE 0xc0000000 /* base address */
288#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE
289#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500290
291/*
292 * General PCI
293 * Addresses are mapped 1-1.
294 */
Kumar Galae78f6652010-07-09 00:02:34 -0500295#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
296#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
297#define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS
298#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
299#define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000
300#define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS
301#define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS
302#define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500303
Kumar Galae78f6652010-07-09 00:02:34 -0500304#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
305#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
306#define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS
307#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
308#define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000
309#define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS
310#define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS
311#define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500312
313#if defined(CONFIG_PCI)
314
315#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
316
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Joe Hamman1bab0b02007-08-09 15:11:03 -0500318
Wolfgang Denka1be4762008-05-20 16:00:29 +0200319#define CONFIG_PCI_PNP /* do pci plug-and-play */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500320
321#undef CONFIG_EEPRO100
322#undef CONFIG_TULIP
323
324#if !defined(CONFIG_PCI_PNP)
325 #define PCI_ENET0_IOADDR 0xe0000000
326 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200327 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500328#endif
329
330#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
331
332#define CONFIG_DOS_PARTITION
333#undef CONFIG_SCSI_AHCI
334
335#ifdef CONFIG_SCSI_AHCI
336#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
338#define CONFIG_SYS_SCSI_MAX_LUN 1
339#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
340#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Joe Hamman1bab0b02007-08-09 15:11:03 -0500341#endif
342
343#endif /* CONFIG_PCI */
344
345#if defined(CONFIG_TSEC_ENET)
346
Joe Hamman1bab0b02007-08-09 15:11:03 -0500347/* #define CONFIG_MII 1 */ /* MII PHY management */
348
349#define CONFIG_TSEC1 1
350#define CONFIG_TSEC1_NAME "eTSEC1"
351#define CONFIG_TSEC2 1
352#define CONFIG_TSEC2_NAME "eTSEC2"
353#define CONFIG_TSEC3 1
354#define CONFIG_TSEC3_NAME "eTSEC3"
355#define CONFIG_TSEC4 1
356#define CONFIG_TSEC4_NAME "eTSEC4"
357
358#define TSEC1_PHY_ADDR 0x1F
359#define TSEC2_PHY_ADDR 0x00
360#define TSEC3_PHY_ADDR 0x01
361#define TSEC4_PHY_ADDR 0x02
362#define TSEC1_PHYIDX 0
363#define TSEC2_PHYIDX 0
364#define TSEC3_PHYIDX 0
365#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500366#define TSEC1_FLAGS TSEC_GIGABIT
367#define TSEC2_FLAGS TSEC_GIGABIT
368#define TSEC3_FLAGS TSEC_GIGABIT
369#define TSEC4_FLAGS TSEC_GIGABIT
Joe Hamman1bab0b02007-08-09 15:11:03 -0500370
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200371#define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500372
373#define CONFIG_ETHPRIME "eTSEC1"
374
375#endif /* CONFIG_TSEC_ENET */
376
377/*
378 * BAT0 2G Cacheable, non-guarded
379 * 0x0000_0000 2G DDR
380 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
382#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
383#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
384#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500385
386/*
387 * BAT1 1G Cache-inhibited, guarded
388 * 0x8000_0000 512M PCI-Express 1 Memory
389 * 0xa000_0000 512M PCI-Express 2 Memory
390 * Changed it for operating from 0xd0000000
391 */
Kumar Galae78f6652010-07-09 00:02:34 -0500392#define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500393 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500394#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP)
395#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500397
398/*
399 * BAT2 512M Cache-inhibited, guarded
400 * 0xc000_0000 512M RapidIO Memory
401 */
Kumar Galaf82666b2011-01-04 17:48:51 -0600402#define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500403 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galaf82666b2011-01-04 17:48:51 -0600404#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP)
405#define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200406#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500407
408/*
409 * BAT3 4M Cache-inhibited, guarded
410 * 0xf800_0000 4M CCSR
411 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500413 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP)
415#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
416#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500417
Jon Loeligerab6960f2008-11-20 14:02:56 -0600418#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
419#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
420 | BATL_PP_RW | BATL_CACHEINHIBIT \
421 | BATL_GUARDEDSTORAGE)
422#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
423 | BATU_BL_1M | BATU_VS | BATU_VP)
424#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
425 | BATL_PP_RW | BATL_CACHEINHIBIT)
426#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
427#endif
428
Joe Hamman1bab0b02007-08-09 15:11:03 -0500429/*
430 * BAT4 32M Cache-inhibited, guarded
431 * 0xe200_0000 16M PCI-Express 1 I/O
432 * 0xe300_0000 16M PCI-Express 2 I/0
433 * Note that this is at 0xe0000000
434 */
Kumar Galae78f6652010-07-09 00:02:34 -0500435#define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500436 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500437#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP)
438#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500440
441/*
442 * BAT5 128K Cacheable, non-guarded
443 * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
444 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200445#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
446#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
447#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
448#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500449
450/*
451 * BAT6 32M Cache-inhibited, guarded
452 * 0xfe00_0000 32M FLASH
453 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200454#define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \
Joe Hamman1bab0b02007-08-09 15:11:03 -0500455 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200456#define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP)
457#define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE)
458#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Joe Hamman1bab0b02007-08-09 15:11:03 -0500459
Becky Bruce2a978672008-11-05 14:55:35 -0600460/* Map the last 1M of flash where we're running from reset */
461#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
462 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200463#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600464#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
465 | BATL_MEMCOHERENCE)
466#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
467
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200468#define CONFIG_SYS_DBAT7L 0x00000000
469#define CONFIG_SYS_DBAT7U 0x00000000
470#define CONFIG_SYS_IBAT7L 0x00000000
471#define CONFIG_SYS_IBAT7U 0x00000000
Joe Hamman1bab0b02007-08-09 15:11:03 -0500472
473/*
474 * Environment
475 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200476#define CONFIG_ENV_IS_IN_FLASH 1
Paul Gortmaker7095ab32015-10-17 16:40:31 -0400477#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Paul Gortmakeraa7b3f32015-10-17 16:40:28 -0400478#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200479#define CONFIG_ENV_SIZE 0x2000
Joe Hamman1bab0b02007-08-09 15:11:03 -0500480
481#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200482#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500483
Joe Hershberger5a9d7f12015-06-22 16:15:30 -0500484#define CONFIG_CMD_PING
485#define CONFIG_CMD_I2C
486#define CONFIG_CMD_REGINFO
Joe Hamman1bab0b02007-08-09 15:11:03 -0500487
488#if defined(CONFIG_PCI)
489 #define CONFIG_CMD_PCI
490#endif
491
492#undef CONFIG_WATCHDOG /* watchdog disabled */
493
494/*
495 * Miscellaneous configurable options
496 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200497#define CONFIG_SYS_LONGHELP /* undef to save memory */
498#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Paul Gortmakerf71e21a2015-10-17 16:40:26 -0400499#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500500
Jon Loeliger5615ef22007-08-15 11:55:35 -0500501#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500503#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500505#endif
506
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200507#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
508#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
509#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500510
511/*
512 * For booting Linux, the board info and command line data
513 * have to be in the first 8 MB of memory, since this is
514 * the maximum mapped by the Linux kernel during initialization.
515 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200516#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hamman1bab0b02007-08-09 15:11:03 -0500517
518/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200519#define CONFIG_SYS_DCACHE_SIZE 32768
520#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger5615ef22007-08-15 11:55:35 -0500521#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200522#define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
Joe Hamman1bab0b02007-08-09 15:11:03 -0500523#endif
524
Jon Loeliger5615ef22007-08-15 11:55:35 -0500525#if defined(CONFIG_CMD_KGDB)
Joe Hamman1bab0b02007-08-09 15:11:03 -0500526#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Joe Hamman1bab0b02007-08-09 15:11:03 -0500527#endif
528
529/*
530 * Environment Configuration
531 */
532
Andy Fleming458c3892007-08-16 16:35:02 -0500533#define CONFIG_HAS_ETH0 1
Joe Hamman1bab0b02007-08-09 15:11:03 -0500534#define CONFIG_HAS_ETH1 1
535#define CONFIG_HAS_ETH2 1
536#define CONFIG_HAS_ETH3 1
537
538#define CONFIG_IPADDR 192.168.0.50
539
540#define CONFIG_HOSTNAME sbc8641d
Joe Hershberger257ff782011-10-13 13:03:47 +0000541#define CONFIG_ROOTPATH "/opt/eldk/ppc_74xx"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000542#define CONFIG_BOOTFILE "uImage"
Joe Hamman1bab0b02007-08-09 15:11:03 -0500543
544#define CONFIG_SERVERIP 192.168.0.2
545#define CONFIG_GATEWAYIP 192.168.0.1
546#define CONFIG_NETMASK 255.255.255.0
547
548/* default location for tftp and bootm */
549#define CONFIG_LOADADDR 1000000
550
551#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
552#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
553
554#define CONFIG_BAUDRATE 115200
555
556#define CONFIG_EXTRA_ENV_SETTINGS \
557 "netdev=eth0\0" \
558 "consoledev=ttyS0\0" \
559 "ramdiskaddr=2000000\0" \
560 "ramdiskfile=uRamdisk\0" \
561 "dtbaddr=400000\0" \
562 "dtbfile=sbc8641d.dtb\0" \
563 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
564 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
565 "maxcpus=1"
566
567#define CONFIG_NFSBOOTCOMMAND \
568 "setenv bootargs root=/dev/nfs rw " \
569 "nfsroot=$serverip:$rootpath " \
570 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
571 "console=$consoledev,$baudrate $othbootargs;" \
572 "tftp $loadaddr $bootfile;" \
573 "tftp $dtbaddr $dtbfile;" \
574 "bootm $loadaddr - $dtbaddr"
575
576#define CONFIG_RAMBOOTCOMMAND \
577 "setenv bootargs root=/dev/ram rw " \
578 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
579 "console=$consoledev,$baudrate $othbootargs;" \
580 "tftp $ramdiskaddr $ramdiskfile;" \
581 "tftp $loadaddr $bootfile;" \
582 "tftp $dtbaddr $dtbfile;" \
583 "bootm $loadaddr $ramdiskaddr $dtbaddr"
584
585#define CONFIG_FLASHBOOTCOMMAND \
586 "setenv bootargs root=/dev/ram rw " \
587 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
588 "console=$consoledev,$baudrate $othbootargs;" \
589 "bootm ffd00000 ffb00000 ffa00000"
590
591#define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND
592
593#endif /* __CONFIG_H */