Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 2 | /* |
ramneek mehresh | 3d33963 | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 3 | * Copyright 2010-2012 Freescale Semiconductor, Inc. |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 4 | * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com> |
| 5 | * Timur Tabi <timur@freescale.com> |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
| 11 | #include "../board/freescale/common/ics307_clk.h" |
| 12 | |
Matthew McClintock | c4253e9 | 2012-05-18 06:04:17 +0000 | [diff] [blame] | 13 | #ifdef CONFIG_SDCARD |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 14 | #define CONFIG_SPL_FLUSH_IMAGE |
| 15 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
Ying Zhang | 25daf57 | 2014-01-24 15:50:06 +0800 | [diff] [blame] | 16 | #define CONFIG_SPL_PAD_TO 0x20000 |
| 17 | #define CONFIG_SPL_MAX_SIZE (128 * 1024) |
Prabhakar Kushwaha | f203656 | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 18 | #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 19 | #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000) |
| 20 | #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000) |
Ying Zhang | 25daf57 | 2014-01-24 15:50:06 +0800 | [diff] [blame] | 21 | #define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10) |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 22 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 23 | #ifdef CONFIG_SPL_BUILD |
| 24 | #define CONFIG_SPL_COMMON_INIT_DDR |
| 25 | #endif |
Matthew McClintock | c4253e9 | 2012-05-18 06:04:17 +0000 | [diff] [blame] | 26 | #endif |
| 27 | |
| 28 | #ifdef CONFIG_SPIFLASH |
Ying Zhang | 9b155ca | 2013-08-16 15:16:14 +0800 | [diff] [blame] | 29 | #define CONFIG_SPL_SPI_FLASH_MINIMAL |
| 30 | #define CONFIG_SPL_FLUSH_IMAGE |
| 31 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
Ying Zhang | 25daf57 | 2014-01-24 15:50:06 +0800 | [diff] [blame] | 32 | #define CONFIG_SPL_PAD_TO 0x20000 |
| 33 | #define CONFIG_SPL_MAX_SIZE (128 * 1024) |
Prabhakar Kushwaha | f203656 | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 34 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) |
Ying Zhang | 9b155ca | 2013-08-16 15:16:14 +0800 | [diff] [blame] | 35 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000) |
| 36 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000) |
Ying Zhang | 25daf57 | 2014-01-24 15:50:06 +0800 | [diff] [blame] | 37 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10) |
Ying Zhang | 9b155ca | 2013-08-16 15:16:14 +0800 | [diff] [blame] | 38 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC |
Ying Zhang | 9b155ca | 2013-08-16 15:16:14 +0800 | [diff] [blame] | 39 | #ifdef CONFIG_SPL_BUILD |
| 40 | #define CONFIG_SPL_COMMON_INIT_DDR |
| 41 | #endif |
Matthew McClintock | c4253e9 | 2012-05-18 06:04:17 +0000 | [diff] [blame] | 42 | #endif |
| 43 | |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 44 | #define CONFIG_NAND_FSL_ELBC |
York Sun | 4a34305 | 2013-12-17 11:21:08 -0800 | [diff] [blame] | 45 | #define CONFIG_SYS_NAND_MAX_ECCPOS 56 |
| 46 | #define CONFIG_SYS_NAND_MAX_OOBFREE 5 |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 47 | |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 48 | #ifdef CONFIG_MTD_RAW_NAND |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 49 | #ifdef CONFIG_TPL_BUILD |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 50 | #define CONFIG_SPL_FLUSH_IMAGE |
Simon Glass | 7db65a8 | 2016-09-12 23:18:45 -0600 | [diff] [blame] | 51 | #define CONFIG_SPL_NAND_INIT |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 52 | #define CONFIG_SPL_COMMON_INIT_DDR |
| 53 | #define CONFIG_SPL_MAX_SIZE (128 << 10) |
Tom Rini | 0a01a44 | 2019-01-22 17:09:24 -0500 | [diff] [blame] | 54 | #define CONFIG_TPL_TEXT_BASE 0xf8f81000 |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 55 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC |
Prabhakar Kushwaha | f203656 | 2014-01-14 11:34:26 +0530 | [diff] [blame] | 56 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10) |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 57 | #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) |
| 58 | #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) |
| 59 | #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) |
| 60 | #elif defined(CONFIG_SPL_BUILD) |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 61 | #define CONFIG_SPL_INIT_MINIMAL |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 62 | #define CONFIG_SPL_FLUSH_IMAGE |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 63 | #define CONFIG_SPL_MAX_SIZE 4096 |
| 64 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) |
| 65 | #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000 |
| 66 | #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000 |
| 67 | #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) |
| 68 | #endif |
| 69 | #define CONFIG_SPL_PAD_TO 0x20000 |
| 70 | #define CONFIG_TPL_PAD_TO 0x20000 |
| 71 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 72 | #endif |
| 73 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 74 | /* High Level Configuration Options */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 75 | |
Kumar Gala | e727a36 | 2011-01-12 02:48:53 -0600 | [diff] [blame] | 76 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 77 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 78 | #endif |
| 79 | |
Robert P. J. Day | a809981 | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 80 | #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ |
| 81 | #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */ |
| 82 | #define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 83 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 84 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ |
| 85 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 86 | #define CONFIG_ENABLE_36BIT_PHYS |
Timur Tabi | 6a873c9 | 2011-09-06 09:36:06 -0500 | [diff] [blame] | 87 | |
| 88 | #ifdef CONFIG_PHYS_64BIT |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 89 | #define CONFIG_ADDR_MAP |
| 90 | #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */ |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 91 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 92 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 93 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() |
| 94 | #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() |
| 95 | #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */ |
| 96 | |
| 97 | /* |
| 98 | * These can be toggled for performance analysis, otherwise use default. |
| 99 | */ |
| 100 | #define CONFIG_L2_CACHE |
| 101 | #define CONFIG_BTB |
| 102 | |
Timur Tabi | d8f341c | 2011-08-04 18:03:41 -0500 | [diff] [blame] | 103 | #define CONFIG_SYS_CCSRBAR 0xffe00000 |
| 104 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 105 | |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 106 | /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k |
| 107 | SPL code*/ |
| 108 | #ifdef CONFIG_SPL_BUILD |
| 109 | #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE |
| 110 | #endif |
| 111 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 112 | /* DDR Setup */ |
| 113 | #define CONFIG_DDR_SPD |
| 114 | #define CONFIG_VERY_BIG_RAM |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 115 | |
| 116 | #ifdef CONFIG_DDR_ECC |
| 117 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER |
| 118 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
| 119 | #endif |
| 120 | |
| 121 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 122 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 123 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 124 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
| 125 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 126 | |
| 127 | /* I2C addresses of SPD EEPROMs */ |
| 128 | #define CONFIG_SYS_SPD_BUS_NUM 1 |
Kumar Gala | c68e86c | 2011-01-31 22:18:47 -0600 | [diff] [blame] | 129 | #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 130 | |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 131 | /* These are used when DDR doesn't use SPD. */ |
| 132 | #define CONFIG_SYS_SDRAM_SIZE 2048 |
| 133 | #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G |
| 134 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F |
| 135 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202 |
| 136 | #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F |
| 137 | #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202 |
| 138 | #define CONFIG_SYS_DDR_TIMING_3 0x00010000 |
| 139 | #define CONFIG_SYS_DDR_TIMING_0 0x40110104 |
| 140 | #define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746 |
| 141 | #define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca |
| 142 | #define CONFIG_SYS_DDR_MODE_1 0x00441221 |
| 143 | #define CONFIG_SYS_DDR_MODE_2 0x00000000 |
| 144 | #define CONFIG_SYS_DDR_INTERVAL 0x0a280100 |
| 145 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef |
| 146 | #define CONFIG_SYS_DDR_CLK_CTRL 0x02800000 |
| 147 | #define CONFIG_SYS_DDR_CONTROL 0xc7000008 |
| 148 | #define CONFIG_SYS_DDR_CONTROL_2 0x24401041 |
| 149 | #define CONFIG_SYS_DDR_TIMING_4 0x00220001 |
| 150 | #define CONFIG_SYS_DDR_TIMING_5 0x02401400 |
| 151 | #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 |
| 152 | #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608 |
| 153 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 154 | /* |
| 155 | * Memory map |
| 156 | * |
| 157 | * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable |
| 158 | * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable |
| 159 | * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable |
| 160 | * |
| 161 | * Localbus cacheable (TBD) |
| 162 | * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable |
| 163 | * |
| 164 | * Localbus non-cacheable |
| 165 | * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable |
| 166 | * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 167 | * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 168 | * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0 |
| 169 | * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0 |
| 170 | * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable |
| 171 | */ |
| 172 | |
| 173 | /* |
| 174 | * Local Bus Definitions |
| 175 | */ |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 176 | #define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */ |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 177 | #ifdef CONFIG_PHYS_64BIT |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 178 | #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 179 | #else |
| 180 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 181 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 182 | |
| 183 | #define CONFIG_FLASH_BR_PRELIM \ |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 184 | (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V) |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 185 | #define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7) |
| 186 | |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 187 | #ifdef CONFIG_MTD_RAW_NAND |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 188 | #define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ |
| 189 | #define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ |
| 190 | #else |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 191 | #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ |
| 192 | #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 193 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 194 | |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 195 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 196 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 197 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 198 | |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 199 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 200 | #define CONFIG_SYS_MAX_FLASH_SECT 1024 |
| 201 | |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 202 | #ifndef CONFIG_SYS_MONITOR_BASE |
Tom Rini | 0a01a44 | 2019-01-22 17:09:24 -0500 | [diff] [blame] | 203 | #ifdef CONFIG_TPL_BUILD |
| 204 | #define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE |
| 205 | #elif defined(CONFIG_SPL_BUILD) |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 206 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE |
| 207 | #else |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 209 | #endif |
| 210 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 211 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 212 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 213 | |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 214 | /* Nand Flash */ |
| 215 | #if defined(CONFIG_NAND_FSL_ELBC) |
| 216 | #define CONFIG_SYS_NAND_BASE 0xff800000 |
| 217 | #ifdef CONFIG_PHYS_64BIT |
| 218 | #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull |
| 219 | #else |
| 220 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE |
| 221 | #endif |
| 222 | |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 223 | #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE} |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 224 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 225 | #define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024) |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 226 | #define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE |
| 227 | |
| 228 | /* NAND flash config */ |
| 229 | #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
| 230 | | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ |
| 231 | | BR_PS_8 /* Port Size = 8 bit */ \ |
| 232 | | BR_MS_FCM /* MSEL = FCM */ \ |
| 233 | | BR_V) /* valid */ |
| 234 | #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \ |
| 235 | | OR_FCM_PGS /* Large Page*/ \ |
| 236 | | OR_FCM_CSCT \ |
| 237 | | OR_FCM_CST \ |
| 238 | | OR_FCM_CHT \ |
| 239 | | OR_FCM_SCY_1 \ |
| 240 | | OR_FCM_TRLX \ |
| 241 | | OR_FCM_EHTR) |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 242 | #ifdef CONFIG_MTD_RAW_NAND |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 243 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ |
| 244 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ |
| 245 | #else |
| 246 | #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */ |
| 247 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ |
| 248 | #endif |
| 249 | |
| 250 | #endif /* CONFIG_NAND_FSL_ELBC */ |
| 251 | |
Timur Tabi | 8848d47 | 2010-07-21 16:56:19 -0500 | [diff] [blame] | 252 | #define CONFIG_HWCONFIG |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 253 | |
| 254 | #define CONFIG_FSL_NGPIXIS |
| 255 | #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */ |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 256 | #ifdef CONFIG_PHYS_64BIT |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 257 | #define PIXIS_BASE_PHYS 0xfffdf0000ull |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 258 | #else |
| 259 | #define PIXIS_BASE_PHYS PIXIS_BASE |
| 260 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 261 | |
| 262 | #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V) |
| 263 | #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7) |
| 264 | |
| 265 | #define PIXIS_LBMAP_SWITCH 7 |
York Sun | 362c993 | 2011-01-26 10:30:00 -0800 | [diff] [blame] | 266 | #define PIXIS_LBMAP_MASK 0xF0 |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 267 | #define PIXIS_LBMAP_ALTBANK 0x20 |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 268 | #define PIXIS_SPD 0x07 |
| 269 | #define PIXIS_SPD_SYSCLK_MASK 0x07 |
Jiang Yutang | 382e357 | 2011-02-24 16:11:56 +0800 | [diff] [blame] | 270 | #define PIXIS_ELBC_SPI_MASK 0xc0 |
| 271 | #define PIXIS_SPI 0x80 |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 272 | |
| 273 | #define CONFIG_SYS_INIT_RAM_LOCK |
| 274 | #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 275 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 276 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 277 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 278 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 279 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 280 | |
Prabhakar Kushwaha | f402731 | 2014-03-31 15:31:48 +0530 | [diff] [blame] | 281 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
Jerry Huang | 5b5bd37 | 2011-11-02 09:16:44 +0800 | [diff] [blame] | 282 | #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 283 | |
| 284 | /* |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 285 | * Config the L2 Cache as L2 SRAM |
| 286 | */ |
| 287 | #if defined(CONFIG_SPL_BUILD) |
Ying Zhang | 9b155ca | 2013-08-16 15:16:14 +0800 | [diff] [blame] | 288 | #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 289 | #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 |
| 290 | #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR |
| 291 | #define CONFIG_SYS_L2_SIZE (256 << 10) |
| 292 | #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) |
| 293 | #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 |
Ying Zhang | 3587a83 | 2014-01-24 15:50:08 +0800 | [diff] [blame] | 294 | #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024) |
Ying Zhang | 3587a83 | 2014-01-24 15:50:08 +0800 | [diff] [blame] | 295 | #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024) |
| 296 | #define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10) |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 297 | #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 298 | #elif defined(CONFIG_MTD_RAW_NAND) |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 299 | #ifdef CONFIG_TPL_BUILD |
| 300 | #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 |
| 301 | #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR |
| 302 | #define CONFIG_SYS_L2_SIZE (256 << 10) |
| 303 | #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) |
| 304 | #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 |
| 305 | #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) |
| 306 | #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) |
| 307 | #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) |
| 308 | #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) |
| 309 | #else |
| 310 | #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 |
| 311 | #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR |
| 312 | #define CONFIG_SYS_L2_SIZE (256 << 10) |
| 313 | #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) |
| 314 | #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000) |
| 315 | #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) |
| 316 | #endif |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 317 | #endif |
| 318 | #endif |
| 319 | |
| 320 | /* |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 321 | * Serial Port |
| 322 | */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 323 | #define CONFIG_SYS_NS16550_SERIAL |
| 324 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 325 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 326 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 327 | #define CONFIG_NS16550_MIN_FUNCTIONS |
| 328 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 329 | |
| 330 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 331 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 332 | |
| 333 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 334 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
| 335 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 336 | /* Video */ |
Timur Tabi | 32f709e | 2011-04-11 14:18:22 -0500 | [diff] [blame] | 337 | |
Timur Tabi | 209c072 | 2010-09-24 01:25:53 +0200 | [diff] [blame] | 338 | #ifdef CONFIG_FSL_DIU_FB |
| 339 | #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000) |
Timur Tabi | 209c072 | 2010-09-24 01:25:53 +0200 | [diff] [blame] | 340 | #define CONFIG_VIDEO_LOGO |
| 341 | #define CONFIG_VIDEO_BMP_LOGO |
Timur Tabi | 970c01f | 2010-09-16 16:35:44 -0500 | [diff] [blame] | 342 | #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS |
| 343 | /* |
| 344 | * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so |
| 345 | * disable empty flash sector detection, which is I/O-intensive. |
| 346 | */ |
| 347 | #undef CONFIG_SYS_FLASH_EMPTY_INFO |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 348 | #endif |
| 349 | |
Jiang Yutang | 6c698c0 | 2011-01-24 18:21:19 +0800 | [diff] [blame] | 350 | #ifdef CONFIG_ATI |
| 351 | #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT |
Jiang Yutang | 6c698c0 | 2011-01-24 18:21:19 +0800 | [diff] [blame] | 352 | #define CONFIG_BIOSEMU |
Jiang Yutang | 6c698c0 | 2011-01-24 18:21:19 +0800 | [diff] [blame] | 353 | #define CONFIG_ATI_RADEON_FB |
| 354 | #define CONFIG_VIDEO_LOGO |
| 355 | #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET |
Jiang Yutang | 6c698c0 | 2011-01-24 18:21:19 +0800 | [diff] [blame] | 356 | #endif |
| 357 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 358 | /* I2C */ |
Biwen Li | b0939dd | 2020-05-01 20:04:01 +0800 | [diff] [blame] | 359 | #ifndef CONFIG_DM_I2C |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 360 | #define CONFIG_SYS_I2C |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 361 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 362 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 363 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 364 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 365 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 366 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 367 | #define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} |
Biwen Li | b0939dd | 2020-05-01 20:04:01 +0800 | [diff] [blame] | 368 | #endif |
| 369 | #define CONFIG_SYS_I2C_FSL |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 370 | |
| 371 | /* |
| 372 | * I2C2 EEPROM |
| 373 | */ |
| 374 | #define CONFIG_ID_EEPROM |
| 375 | #define CONFIG_SYS_I2C_EEPROM_NXID |
| 376 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 |
| 377 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
| 378 | #define CONFIG_SYS_EEPROM_BUS_NUM 1 |
| 379 | |
Jiang Yutang | 382e357 | 2011-02-24 16:11:56 +0800 | [diff] [blame] | 380 | /* |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 381 | * General PCI |
| 382 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 383 | */ |
| 384 | |
| 385 | /* controller 1, Slot 2, tgtid 1, Base address a000 */ |
| 386 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000 |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 387 | #ifdef CONFIG_PHYS_64BIT |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 388 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 |
| 389 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 390 | #else |
| 391 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000 |
| 392 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000 |
| 393 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 394 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
| 395 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000 |
| 396 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 397 | #ifdef CONFIG_PHYS_64BIT |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 398 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 399 | #else |
| 400 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000 |
| 401 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 402 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ |
| 403 | |
| 404 | /* controller 2, direct to uli, tgtid 2, Base address 9000 */ |
| 405 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 406 | #ifdef CONFIG_PHYS_64BIT |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 407 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 |
| 408 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 409 | #else |
| 410 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 |
| 411 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 |
| 412 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 413 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ |
| 414 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 |
| 415 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 416 | #ifdef CONFIG_PHYS_64BIT |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 417 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 418 | #else |
| 419 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 |
| 420 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 421 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ |
| 422 | |
| 423 | /* controller 3, Slot 1, tgtid 3, Base address b000 */ |
| 424 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000 |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 425 | #ifdef CONFIG_PHYS_64BIT |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 426 | #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 |
| 427 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 428 | #else |
| 429 | #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000 |
| 430 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000 |
| 431 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 432 | #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ |
| 433 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000 |
| 434 | #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 435 | #ifdef CONFIG_PHYS_64BIT |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 436 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull |
Jiang Yutang | b7738b5 | 2011-01-24 18:21:15 +0800 | [diff] [blame] | 437 | #else |
| 438 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000 |
| 439 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 440 | #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ |
| 441 | |
| 442 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 443 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 444 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 445 | #endif |
| 446 | |
| 447 | /* SATA */ |
Zang Roy-R61911 | 2ce421a | 2012-11-26 00:05:38 +0000 | [diff] [blame] | 448 | #define CONFIG_FSL_SATA_V2 |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 449 | |
| 450 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
| 451 | #define CONFIG_SATA1 |
| 452 | #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR |
| 453 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
| 454 | #define CONFIG_SATA2 |
| 455 | #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR |
| 456 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA |
| 457 | |
| 458 | #ifdef CONFIG_FSL_SATA |
| 459 | #define CONFIG_LBA48 |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 460 | #endif |
| 461 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 462 | #ifdef CONFIG_MMC |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 463 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
| 464 | #endif |
| 465 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 466 | #ifdef CONFIG_TSEC_ENET |
| 467 | |
| 468 | #define CONFIG_TSECV2 |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 469 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 470 | #define CONFIG_TSEC1 1 |
| 471 | #define CONFIG_TSEC1_NAME "eTSEC1" |
| 472 | #define CONFIG_TSEC2 1 |
| 473 | #define CONFIG_TSEC2_NAME "eTSEC2" |
| 474 | |
| 475 | #define TSEC1_PHY_ADDR 1 |
| 476 | #define TSEC2_PHY_ADDR 2 |
| 477 | |
| 478 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 479 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 480 | |
| 481 | #define TSEC1_PHYIDX 0 |
| 482 | #define TSEC2_PHYIDX 0 |
| 483 | |
| 484 | #define CONFIG_ETHPRIME "eTSEC1" |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 485 | #endif |
| 486 | |
| 487 | /* |
Yangbo Lu | 140b2bb | 2014-10-16 10:58:55 +0800 | [diff] [blame] | 488 | * Dynamic MTD Partition support with mtdparts |
| 489 | */ |
Yangbo Lu | 140b2bb | 2014-10-16 10:58:55 +0800 | [diff] [blame] | 490 | |
| 491 | /* |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 492 | * Environment |
| 493 | */ |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 494 | #if defined(CONFIG_SDCARD) |
Ying Zhang | dfb2b15 | 2013-08-16 15:16:12 +0800 | [diff] [blame] | 495 | #define CONFIG_FSL_FIXED_MMC_LOCATION |
Matthew McClintock | c4253e9 | 2012-05-18 06:04:17 +0000 | [diff] [blame] | 496 | #define CONFIG_SYS_MMC_ENV_DEV 0 |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 497 | #elif defined(CONFIG_MTD_RAW_NAND) |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 498 | #ifdef CONFIG_TPL_BUILD |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 499 | #define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) |
Ying Zhang | 9c2e84f | 2013-08-16 15:16:16 +0800 | [diff] [blame] | 500 | #endif |
Matthew McClintock | cd99caa | 2013-02-18 10:02:19 +0000 | [diff] [blame] | 501 | #elif defined(CONFIG_SYS_RAMBOOT) |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 502 | #define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
Matthew McClintock | c4253e9 | 2012-05-18 06:04:17 +0000 | [diff] [blame] | 503 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 504 | |
| 505 | #define CONFIG_LOADS_ECHO |
| 506 | #define CONFIG_SYS_LOADS_BAUD_CHANGE |
| 507 | |
| 508 | /* |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 509 | * USB |
| 510 | */ |
ramneek mehresh | 3d33963 | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 511 | #define CONFIG_HAS_FSL_DR_USB |
| 512 | #ifdef CONFIG_HAS_FSL_DR_USB |
Tom Rini | ceed5d2 | 2017-05-12 22:33:27 -0400 | [diff] [blame] | 513 | #ifdef CONFIG_USB_EHCI_HCD |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 514 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
| 515 | #define CONFIG_USB_EHCI_FSL |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 516 | #endif |
ramneek mehresh | 3d33963 | 2012-04-18 19:39:53 +0000 | [diff] [blame] | 517 | #endif |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 518 | |
| 519 | /* |
| 520 | * Miscellaneous configurable options |
| 521 | */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 522 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 523 | |
| 524 | /* |
| 525 | * For booting Linux, the board info and command line data |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 526 | * have to be in the first 64 MB of memory, since this is |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 527 | * the maximum mapped by the Linux kernel during initialization. |
| 528 | */ |
Kumar Gala | 39ffcc1 | 2011-04-28 10:13:41 -0500 | [diff] [blame] | 529 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/ |
| 530 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 531 | |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 532 | #ifdef CONFIG_CMD_KGDB |
| 533 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 534 | #endif |
| 535 | |
| 536 | /* |
| 537 | * Environment Configuration |
| 538 | */ |
| 539 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 540 | #define CONFIG_HOSTNAME "p1022ds" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 541 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 542 | #define CONFIG_BOOTFILE "uImage" |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 543 | #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ |
| 544 | |
| 545 | #define CONFIG_LOADADDR 1000000 |
| 546 | |
Timur Tabi | 1a70b23 | 2012-05-04 12:21:29 +0000 | [diff] [blame] | 547 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 548 | "netdev=eth0\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 549 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
| 550 | "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \ |
Timur Tabi | 1a70b23 | 2012-05-04 12:21:29 +0000 | [diff] [blame] | 551 | "tftpflash=tftpboot $loadaddr $uboot && " \ |
| 552 | "protect off $ubootaddr +$filesize && " \ |
| 553 | "erase $ubootaddr +$filesize && " \ |
| 554 | "cp.b $loadaddr $ubootaddr $filesize && " \ |
| 555 | "protect on $ubootaddr +$filesize && " \ |
| 556 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ |
| 557 | "consoledev=ttyS0\0" \ |
| 558 | "ramdiskaddr=2000000\0" \ |
| 559 | "ramdiskfile=rootfs.ext2.gz.uboot\0" \ |
Scott Wood | b7f4b85 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 560 | "fdtaddr=1e00000\0" \ |
Timur Tabi | 1a70b23 | 2012-05-04 12:21:29 +0000 | [diff] [blame] | 561 | "fdtfile=p1022ds.dtb\0" \ |
| 562 | "bdev=sda3\0" \ |
Timur Tabi | 32f709e | 2011-04-11 14:18:22 -0500 | [diff] [blame] | 563 | "hwconfig=esdhc;audclk:12\0" |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 564 | |
| 565 | #define CONFIG_HDBOOT \ |
| 566 | "setenv bootargs root=/dev/$bdev rw " \ |
Timur Tabi | 1a70b23 | 2012-05-04 12:21:29 +0000 | [diff] [blame] | 567 | "console=$consoledev,$baudrate $othbootargs $videobootargs;" \ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 568 | "tftp $loadaddr $bootfile;" \ |
| 569 | "tftp $fdtaddr $fdtfile;" \ |
| 570 | "bootm $loadaddr - $fdtaddr" |
| 571 | |
| 572 | #define CONFIG_NFSBOOTCOMMAND \ |
| 573 | "setenv bootargs root=/dev/nfs rw " \ |
| 574 | "nfsroot=$serverip:$rootpath " \ |
| 575 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
Timur Tabi | 1a70b23 | 2012-05-04 12:21:29 +0000 | [diff] [blame] | 576 | "console=$consoledev,$baudrate $othbootargs $videobootargs;" \ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 577 | "tftp $loadaddr $bootfile;" \ |
| 578 | "tftp $fdtaddr $fdtfile;" \ |
| 579 | "bootm $loadaddr - $fdtaddr" |
| 580 | |
| 581 | #define CONFIG_RAMBOOTCOMMAND \ |
| 582 | "setenv bootargs root=/dev/ram rw " \ |
Timur Tabi | 1a70b23 | 2012-05-04 12:21:29 +0000 | [diff] [blame] | 583 | "console=$consoledev,$baudrate $othbootargs $videobootargs;" \ |
Timur Tabi | 9b45b5a | 2010-06-14 15:28:24 -0500 | [diff] [blame] | 584 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 585 | "tftp $loadaddr $bootfile;" \ |
| 586 | "tftp $fdtaddr $fdtfile;" \ |
| 587 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 588 | |
| 589 | #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND |
| 590 | |
| 591 | #endif |