Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2005-2006 Atmel Corporation |
| 3 | * |
| 4 | * Configuration settings for the ATSTK1002 CPU daughterboard |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | #ifndef __CONFIG_H |
| 25 | #define __CONFIG_H |
| 26 | |
Andreas Bießmann | 94156fa | 2010-11-04 23:15:30 +0000 | [diff] [blame] | 27 | #include <asm/arch/hardware.h> |
Haavard Skinnemoen | 23f62f1 | 2008-05-19 11:36:28 +0200 | [diff] [blame] | 28 | |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 29 | #define CONFIG_AVR32 |
| 30 | #define CONFIG_AT32AP |
| 31 | #define CONFIG_AT32AP7000 |
| 32 | #define CONFIG_ATSTK1002 |
| 33 | #define CONFIG_ATSTK1000 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 34 | |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 35 | /* |
| 36 | * Timer clock frequency. We're using the CPU-internal COUNT register |
| 37 | * for this, so this is equivalent to the CPU core clock frequency |
| 38 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 39 | #define CONFIG_SYS_HZ 1000 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 40 | |
| 41 | /* |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 42 | * Set up the PLL to run at 140 MHz, the CPU to run at the PLL |
| 43 | * frequency, the HSB and PBB at 1/2, and the PBA to run at 1/4 the |
| 44 | * PLL frequency. |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 45 | * (CONFIG_SYS_OSC0_HZ * CONFIG_SYS_PLL0_MUL) / CONFIG_SYS_PLL0_DIV = PLL MHz |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 46 | */ |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 47 | #define CONFIG_PLL |
| 48 | #define CONFIG_SYS_POWER_MANAGER |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 49 | #define CONFIG_SYS_OSC0_HZ 20000000 |
| 50 | #define CONFIG_SYS_PLL0_DIV 1 |
| 51 | #define CONFIG_SYS_PLL0_MUL 7 |
| 52 | #define CONFIG_SYS_PLL0_SUPPRESS_CYCLES 16 |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 53 | /* |
| 54 | * Set the CPU running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | * PLL / (2^CONFIG_SYS_CLKDIV_CPU) = CPU MHz |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 56 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_CLKDIV_CPU 0 |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 58 | /* |
| 59 | * Set the HSB running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 60 | * PLL / (2^CONFIG_SYS_CLKDIV_HSB) = HSB MHz |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 61 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | #define CONFIG_SYS_CLKDIV_HSB 1 |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 63 | /* |
| 64 | * Set the PBA running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 65 | * PLL / (2^CONFIG_SYS_CLKDIV_PBA) = PBA MHz |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 66 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_CLKDIV_PBA 2 |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 68 | /* |
| 69 | * Set the PBB running at: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 70 | * PLL / (2^CONFIG_SYS_CLKDIV_PBB) = PBB MHz |
Eirik Aanonsen | 9677534 | 2007-09-12 13:32:37 +0200 | [diff] [blame] | 71 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_CLKDIV_PBB 1 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 73 | |
Haavard Skinnemoen | c6f292f | 2010-08-12 13:52:54 +0700 | [diff] [blame] | 74 | /* Reserve VM regions for SDRAM and NOR flash */ |
| 75 | #define CONFIG_SYS_NR_VM_REGIONS 2 |
| 76 | |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 77 | /* |
| 78 | * The PLLOPT register controls the PLL like this: |
| 79 | * icp = PLLOPT<2> |
| 80 | * ivco = PLLOPT<1:0> |
| 81 | * |
| 82 | * We want icp=1 (default) and ivco=0 (80-160 MHz) or ivco=2 (150-240MHz). |
| 83 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_PLL0_OPT 0x04 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 85 | |
Andreas Bießmann | 5807e79 | 2010-11-04 23:15:31 +0000 | [diff] [blame] | 86 | #define CONFIG_USART_BASE ATMEL_BASE_USART1 |
| 87 | #define CONFIG_USART_ID 1 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 88 | |
| 89 | /* User serviceable stuff */ |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 90 | #define CONFIG_DOS_PARTITION |
Haavard Skinnemoen | e034f52 | 2006-12-17 18:56:46 +0100 | [diff] [blame] | 91 | |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 92 | #define CONFIG_CMDLINE_TAG |
| 93 | #define CONFIG_SETUP_MEMORY_TAGS |
| 94 | #define CONFIG_INITRD_TAG |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 95 | |
| 96 | #define CONFIG_STACKSIZE (2048) |
| 97 | |
| 98 | #define CONFIG_BAUDRATE 115200 |
| 99 | #define CONFIG_BOOTARGS \ |
Eirik Aanonsen | b4ba6c6 | 2007-09-18 08:47:20 +0200 | [diff] [blame] | 100 | "console=ttyS0 root=/dev/mmcblk0p1 fbmem=600k rootwait=1" |
Haavard Skinnemoen | 1ec8427 | 2007-03-21 19:47:36 +0100 | [diff] [blame] | 101 | |
| 102 | #define CONFIG_BOOTCOMMAND \ |
| 103 | "fsload; bootm $(fileaddr)" |
| 104 | |
| 105 | /* |
| 106 | * Only interrupt autoboot if <space> is pressed. Otherwise, garbage |
| 107 | * data on the serial line may interrupt the boot sequence. |
| 108 | */ |
Hans-Christian Egtvedt | 3a9eaad | 2007-08-30 15:03:05 +0200 | [diff] [blame] | 109 | #define CONFIG_BOOTDELAY 1 |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 110 | #define CONFIG_AUTOBOOT |
| 111 | #define CONFIG_AUTOBOOT_KEYED |
Wolfgang Denk | dd5463b | 2008-07-16 16:38:59 +0200 | [diff] [blame] | 112 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 113 | "Press SPACE to abort autoboot in %d seconds\n", bootdelay |
Haavard Skinnemoen | 1ec8427 | 2007-03-21 19:47:36 +0100 | [diff] [blame] | 114 | #define CONFIG_AUTOBOOT_DELAY_STR "d" |
| 115 | #define CONFIG_AUTOBOOT_STOP_STR " " |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 116 | |
Haavard Skinnemoen | 58f4c26 | 2006-12-17 17:14:30 +0100 | [diff] [blame] | 117 | /* |
Haavard Skinnemoen | b4d8502 | 2007-10-24 15:48:37 +0200 | [diff] [blame] | 118 | * After booting the board for the first time, new ethernet addresses |
| 119 | * should be generated and assigned to the environment variables |
| 120 | * "ethaddr" and "eth1addr". This is normally done during production. |
Haavard Skinnemoen | 58f4c26 | 2006-12-17 17:14:30 +0100 | [diff] [blame] | 121 | */ |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 122 | #define CONFIG_OVERWRITE_ETHADDR_ONCE |
Haavard Skinnemoen | 58f4c26 | 2006-12-17 17:14:30 +0100 | [diff] [blame] | 123 | |
Jon Loeliger | dcf1451 | 2007-07-09 21:48:26 -0500 | [diff] [blame] | 124 | /* |
| 125 | * BOOTP options |
| 126 | */ |
| 127 | #define CONFIG_BOOTP_SUBNETMASK |
| 128 | #define CONFIG_BOOTP_GATEWAY |
| 129 | |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 130 | |
Jon Loeliger | c5707f5 | 2007-07-04 22:31:42 -0500 | [diff] [blame] | 131 | /* |
| 132 | * Command line configuration. |
| 133 | */ |
| 134 | #include <config_cmd_default.h> |
| 135 | |
| 136 | #define CONFIG_CMD_ASKENV |
| 137 | #define CONFIG_CMD_DHCP |
| 138 | #define CONFIG_CMD_EXT2 |
| 139 | #define CONFIG_CMD_FAT |
| 140 | #define CONFIG_CMD_JFFS2 |
| 141 | #define CONFIG_CMD_MMC |
Jon Loeliger | c5707f5 | 2007-07-04 22:31:42 -0500 | [diff] [blame] | 142 | |
David Brownell | 6ce352c | 2008-02-22 12:54:39 -0800 | [diff] [blame] | 143 | #undef CONFIG_CMD_FPGA |
Jon Loeliger | c5707f5 | 2007-07-04 22:31:42 -0500 | [diff] [blame] | 144 | #undef CONFIG_CMD_SETGETDCR |
Wolfgang Denk | 85c25df | 2009-04-01 23:34:12 +0200 | [diff] [blame] | 145 | #undef CONFIG_CMD_SOURCE |
Jon Loeliger | c5707f5 | 2007-07-04 22:31:42 -0500 | [diff] [blame] | 146 | #undef CONFIG_CMD_XIMG |
| 147 | |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 148 | #define CONFIG_ATMEL_USART |
| 149 | #define CONFIG_MACB |
| 150 | #define CONFIG_PORTMUX_PIO |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_NR_PIOS 5 |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 152 | #define CONFIG_SYS_HSDRAMC |
| 153 | #define CONFIG_MMC |
| 154 | #define CONFIG_ATMEL_MCI |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 155 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_DCACHE_LINESZ 32 |
| 157 | #define CONFIG_SYS_ICACHE_LINESZ 32 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 158 | |
| 159 | #define CONFIG_NR_DRAM_BANKS 1 |
| 160 | |
Andreas Bießmann | ab7344a | 2011-06-28 04:15:58 +0000 | [diff] [blame] | 161 | #define CONFIG_SYS_FLASH_CFI |
| 162 | #define CONFIG_FLASH_CFI_DRIVER |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 163 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_FLASH_BASE 0x00000000 |
| 165 | #define CONFIG_SYS_FLASH_SIZE 0x800000 |
| 166 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 167 | #define CONFIG_SYS_MAX_FLASH_SECT 135 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 168 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
Andreas Bießmann | 71c2bf5 | 2011-04-18 04:12:44 +0000 | [diff] [blame] | 170 | #define CONFIG_SYS_TEXT_BASE 0x00000000 |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 171 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_INTRAM_BASE INTERNAL_SRAM_BASE |
| 173 | #define CONFIG_SYS_INTRAM_SIZE INTERNAL_SRAM_SIZE |
| 174 | #define CONFIG_SYS_SDRAM_BASE EBI_SDRAM_BASE |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 175 | |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 176 | #define CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 177 | #define CONFIG_ENV_SIZE 65536 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 178 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE - CONFIG_ENV_SIZE) |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INTRAM_BASE + CONFIG_SYS_INTRAM_SIZE) |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 181 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_MALLOC_LEN (256*1024) |
| 183 | #define CONFIG_SYS_DMA_ALLOC_LEN (16384) |
Haavard Skinnemoen | abf19bf | 2006-11-20 15:53:10 +0100 | [diff] [blame] | 184 | |
Haavard Skinnemoen | 141cf5e | 2007-11-22 17:01:24 +0100 | [diff] [blame] | 185 | /* Allow 4MB for the kernel run-time image */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_LOAD_ADDR (EBI_SDRAM_BASE + 0x00400000) |
| 187 | #define CONFIG_SYS_BOOTPARAMS_LEN (16 * 1024) |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 188 | |
| 189 | /* Other configuration settings that shouldn't have to change all that often */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_PROMPT "U-Boot> " |
| 191 | #define CONFIG_SYS_CBSIZE 256 |
| 192 | #define CONFIG_SYS_MAXARGS 16 |
| 193 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
Andreas Bießmann | f40a5b7 | 2011-04-18 04:12:36 +0000 | [diff] [blame] | 194 | #define CONFIG_SYS_LONGHELP |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 195 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 196 | #define CONFIG_SYS_MEMTEST_START EBI_SDRAM_BASE |
| 197 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x700000) |
| 198 | #define CONFIG_SYS_BAUDRATE_TABLE { 115200, 38400, 19200, 9600, 2400 } |
Wolfgang Denk | 994ad96 | 2006-10-24 14:42:37 +0200 | [diff] [blame] | 199 | |
| 200 | #endif /* __CONFIG_H */ |