Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2013 |
Andre Przywara | 6b21645 | 2013-10-07 10:56:51 +0200 | [diff] [blame] | 3 | * Andre Przywara, Linaro <andre.przywara@linaro.org> |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 4 | * |
| 5 | * Routines to transition ARMv7 processors from secure into non-secure state |
Andre Przywara | 8de142c | 2013-09-19 18:06:45 +0200 | [diff] [blame] | 6 | * and from non-secure SVC into HYP mode |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 7 | * needed to enable ARMv7 virtualization for current hypervisors |
| 8 | * |
Andre Przywara | 6b21645 | 2013-10-07 10:56:51 +0200 | [diff] [blame] | 9 | * SPDX-License-Identifier: GPL-2.0+ |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #include <common.h> |
| 13 | #include <asm/armv7.h> |
| 14 | #include <asm/gic.h> |
| 15 | #include <asm/io.h> |
Marc Zyngier | 855ca66 | 2014-07-12 14:24:03 +0100 | [diff] [blame] | 16 | #include <asm/secure.h> |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 17 | |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 18 | static unsigned int read_id_pfr1(void) |
| 19 | { |
| 20 | unsigned int reg; |
| 21 | |
| 22 | asm("mrc p15, 0, %0, c0, c1, 1\n" : "=r"(reg)); |
| 23 | return reg; |
| 24 | } |
| 25 | |
| 26 | static unsigned long get_gicd_base_address(void) |
| 27 | { |
| 28 | #ifdef CONFIG_ARM_GIC_BASE_ADDRESS |
| 29 | return CONFIG_ARM_GIC_BASE_ADDRESS + GIC_DIST_OFFSET; |
| 30 | #else |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 31 | unsigned periphbase; |
| 32 | |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 33 | /* get the GIC base address from the CBAR register */ |
| 34 | asm("mrc p15, 4, %0, c15, c0, 0\n" : "=r" (periphbase)); |
| 35 | |
| 36 | /* the PERIPHBASE can be mapped above 4 GB (lower 8 bits used to |
| 37 | * encode this). Bail out here since we cannot access this without |
| 38 | * enabling paging. |
| 39 | */ |
| 40 | if ((periphbase & 0xff) != 0) { |
| 41 | printf("nonsec: PERIPHBASE is above 4 GB, no access.\n"); |
| 42 | return -1; |
| 43 | } |
| 44 | |
| 45 | return (periphbase & CBAR_MASK) + GIC_DIST_OFFSET; |
| 46 | #endif |
| 47 | } |
| 48 | |
Marc Zyngier | 855ca66 | 2014-07-12 14:24:03 +0100 | [diff] [blame] | 49 | static void relocate_secure_section(void) |
| 50 | { |
| 51 | #ifdef CONFIG_ARMV7_SECURE_BASE |
| 52 | size_t sz = __secure_end - __secure_start; |
| 53 | |
| 54 | memcpy((void *)CONFIG_ARMV7_SECURE_BASE, __secure_start, sz); |
| 55 | flush_dcache_range(CONFIG_ARMV7_SECURE_BASE, |
| 56 | CONFIG_ARMV7_SECURE_BASE + sz + 1); |
| 57 | invalidate_icache_all(); |
| 58 | #endif |
| 59 | } |
| 60 | |
Andre Przywara | dbbe196 | 2013-09-19 18:06:44 +0200 | [diff] [blame] | 61 | static void kick_secondary_cpus_gic(unsigned long gicdaddr) |
| 62 | { |
| 63 | /* kick all CPUs (except this one) by writing to GICD_SGIR */ |
| 64 | writel(1U << 24, gicdaddr + GICD_SGIR); |
| 65 | } |
| 66 | |
| 67 | void __weak smp_kick_all_cpus(void) |
| 68 | { |
tang yuantian | 63253f4 | 2014-12-17 12:58:04 +0800 | [diff] [blame] | 69 | unsigned long gic_dist_addr; |
| 70 | |
| 71 | gic_dist_addr = get_gicd_base_address(); |
| 72 | if (gic_dist_addr == -1) |
| 73 | return; |
| 74 | |
Andre Przywara | dbbe196 | 2013-09-19 18:06:44 +0200 | [diff] [blame] | 75 | kick_secondary_cpus_gic(gic_dist_addr); |
| 76 | } |
| 77 | |
Marc Zyngier | 855ca66 | 2014-07-12 14:24:03 +0100 | [diff] [blame] | 78 | int armv7_init_nonsec(void) |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 79 | { |
| 80 | unsigned int reg; |
| 81 | unsigned itlinesnr, i; |
tang yuantian | 63253f4 | 2014-12-17 12:58:04 +0800 | [diff] [blame] | 82 | unsigned long gic_dist_addr; |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 83 | |
| 84 | /* check whether the CPU supports the security extensions */ |
| 85 | reg = read_id_pfr1(); |
| 86 | if ((reg & 0xF0) == 0) { |
| 87 | printf("nonsec: Security extensions not implemented.\n"); |
| 88 | return -1; |
| 89 | } |
| 90 | |
| 91 | /* the SCR register will be set directly in the monitor mode handler, |
| 92 | * according to the spec one should not tinker with it in secure state |
| 93 | * in SVC mode. Do not try to read it once in non-secure state, |
| 94 | * any access to it will trap. |
| 95 | */ |
| 96 | |
| 97 | gic_dist_addr = get_gicd_base_address(); |
| 98 | if (gic_dist_addr == -1) |
| 99 | return -1; |
| 100 | |
| 101 | /* enable the GIC distributor */ |
| 102 | writel(readl(gic_dist_addr + GICD_CTLR) | 0x03, |
| 103 | gic_dist_addr + GICD_CTLR); |
| 104 | |
| 105 | /* TYPER[4:0] contains an encoded number of available interrupts */ |
| 106 | itlinesnr = readl(gic_dist_addr + GICD_TYPER) & 0x1f; |
| 107 | |
| 108 | /* set all bits in the GIC group registers to one to allow access |
| 109 | * from non-secure state. The first 32 interrupts are private per |
| 110 | * CPU and will be set later when enabling the GIC for each core |
| 111 | */ |
| 112 | for (i = 1; i <= itlinesnr; i++) |
| 113 | writel((unsigned)-1, gic_dist_addr + GICD_IGROUPRn + 4 * i); |
| 114 | |
Marc Zyngier | 855ca66 | 2014-07-12 14:24:03 +0100 | [diff] [blame] | 115 | #ifndef CONFIG_ARMV7_PSCI |
| 116 | smp_set_core_boot_addr((unsigned long)secure_ram_addr(_smp_pen), -1); |
Andre Przywara | dbbe196 | 2013-09-19 18:06:44 +0200 | [diff] [blame] | 117 | smp_kick_all_cpus(); |
Marc Zyngier | 855ca66 | 2014-07-12 14:24:03 +0100 | [diff] [blame] | 118 | #endif |
Andre Przywara | dbbe196 | 2013-09-19 18:06:44 +0200 | [diff] [blame] | 119 | |
| 120 | /* call the non-sec switching code on this CPU also */ |
Marc Zyngier | 855ca66 | 2014-07-12 14:24:03 +0100 | [diff] [blame] | 121 | relocate_secure_section(); |
| 122 | secure_ram_addr(_nonsec_init)(); |
Andre Przywara | ad5ad74 | 2013-09-19 18:06:42 +0200 | [diff] [blame] | 123 | return 0; |
| 124 | } |