blob: 08786765d5af4bb3805314a6deb5f2084dc012b7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marek Vasut163551a2010-05-11 04:31:44 +02002/*
3 * Toradex Colibri PXA270 configuration file
4 *
5 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
Marcel Ziswilerd92dee52016-11-16 17:49:23 +01006 * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
Marek Vasut163551a2010-05-11 04:31:44 +02007 */
8
Marcel Ziswilere40eaca2015-03-01 00:53:15 +01009#ifndef __CONFIG_H
10#define __CONFIG_H
Marek Vasut163551a2010-05-11 04:31:44 +020011
12/*
13 * High Level Board Configuration Options
14 */
Marek Vasut85cc88a2011-11-26 07:20:07 +010015#define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
Marcel Ziswilere40eaca2015-03-01 00:53:15 +010016/* Avoid overwriting factory configuration block */
17#define CONFIG_BOARD_SIZE_LIMIT 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +020018
Marek Vasut163551a2010-05-11 04:31:44 +020019/*
20 * Environment settings
21 */
Marek Vasut163551a2010-05-11 04:31:44 +020022#define CONFIG_BOOTCOMMAND \
Marcel Ziswiler92f0d502015-03-01 00:53:16 +010023 "if fatload mmc 0 0xa0000000 uImage; then " \
Marek Vasut163551a2010-05-11 04:31:44 +020024 "bootm 0xa0000000; " \
25 "fi; " \
26 "if usb reset && fatload usb 0 0xa0000000 uImage; then " \
27 "bootm 0xa0000000; " \
28 "fi; " \
Marcel Ziswiler92f0d502015-03-01 00:53:16 +010029 "bootm 0xc0000;"
Marek Vasut163551a2010-05-11 04:31:44 +020030#define CONFIG_TIMESTAMP
Marek Vasut163551a2010-05-11 04:31:44 +020031
32/*
33 * Serial Console Configuration
34 */
Marek Vasut163551a2010-05-11 04:31:44 +020035
36/*
37 * Bootloader Components Configuration
38 */
Marek Vasut163551a2010-05-11 04:31:44 +020039
Marcel Ziswiler99c53412015-08-16 04:16:36 +020040/* I2C support */
Tom Rini52b2e262021-08-18 23:12:24 -040041#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Marcel Ziswiler99c53412015-08-16 04:16:36 +020042#define CONFIG_SYS_I2C_PXA
43#define CONFIG_PXA_STD_I2C
44#define CONFIG_PXA_PWR_I2C
Marcel Ziswiler99c53412015-08-16 04:16:36 +020045#endif
46
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020047/* LCD support */
48#ifdef CONFIG_LCD
49#define CONFIG_PXA_LCD
50#define CONFIG_PXA_VGA
Marcel Ziswiler3e2cb732015-08-16 04:16:35 +020051#define CONFIG_LCD_LOGO
52#endif
53
Marek Vasut163551a2010-05-11 04:31:44 +020054/*
55 * Networking Configuration
Marek Vasut163551a2010-05-11 04:31:44 +020056 */
57#ifdef CONFIG_CMD_NET
Marek Vasut163551a2010-05-11 04:31:44 +020058
Marek Vasut163551a2010-05-11 04:31:44 +020059#define CONFIG_DRIVER_DM9000 1
60#define CONFIG_DM9000_BASE 0x08000000
61#define DM9000_IO (CONFIG_DM9000_BASE)
62#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
63#define CONFIG_NET_RETRY_COUNT 10
64
65#define CONFIG_BOOTP_BOOTFILESIZE
Marek Vasut163551a2010-05-11 04:31:44 +020066#endif
67
Marek Vasut163551a2010-05-11 04:31:44 +020068/*
69 * Clock Configuration
70 */
Marek Vasute326a232011-11-26 07:15:36 +010071#define CONFIG_SYS_CPUSPEED 0x290 /* 520MHz */
Marek Vasut163551a2010-05-11 04:31:44 +020072
73/*
Marek Vasut163551a2010-05-11 04:31:44 +020074 * DRAM Map
75 */
Marek Vasut163551a2010-05-11 04:31:44 +020076#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
77#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
78
79#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
80#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB DRAM */
81
Marek Vasut62f66a52010-09-23 09:46:57 +020082#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasute326a232011-11-26 07:15:36 +010083#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
Marek Vasut62f66a52010-09-23 09:46:57 +020084
Marek Vasut163551a2010-05-11 04:31:44 +020085/*
86 * NOR FLASH
87 */
88#ifdef CONFIG_CMD_FLASH
89#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +020090#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
Marek Vasut163551a2010-05-11 04:31:44 +020091#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
92
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +020093#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
Marek Vasut163551a2010-05-11 04:31:44 +020094
95#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
96#define CONFIG_SYS_MAX_FLASH_BANKS 1
97
Marek Vasute326a232011-11-26 07:15:36 +010098#define CONFIG_SYS_FLASH_ERASE_TOUT (25 * CONFIG_SYS_HZ)
99#define CONFIG_SYS_FLASH_WRITE_TOUT (25 * CONFIG_SYS_HZ)
Marcel Ziswiler7cc27c92015-08-16 04:16:34 +0200100#define CONFIG_SYS_FLASH_LOCK_TOUT (25 * CONFIG_SYS_HZ)
101#define CONFIG_SYS_FLASH_UNLOCK_TOUT (25 * CONFIG_SYS_HZ)
Marek Vasut163551a2010-05-11 04:31:44 +0200102#endif
103
Marek Vasute326a232011-11-26 07:15:36 +0100104#define CONFIG_SYS_MONITOR_BASE 0x0
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100105#define CONFIG_SYS_MONITOR_LEN 0x40000
Marek Vasut163551a2010-05-11 04:31:44 +0200106
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100107/* Skip factory configuration block */
Marek Vasut163551a2010-05-11 04:31:44 +0200108
109/*
110 * GPIO settings
111 */
112#define CONFIG_SYS_GPSR0_VAL 0x00000000
113#define CONFIG_SYS_GPSR1_VAL 0x00020000
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100114#define CONFIG_SYS_GPSR2_VAL 0x0002c000
Marek Vasut163551a2010-05-11 04:31:44 +0200115#define CONFIG_SYS_GPSR3_VAL 0x00000000
116
117#define CONFIG_SYS_GPCR0_VAL 0x00000000
118#define CONFIG_SYS_GPCR1_VAL 0x00000000
119#define CONFIG_SYS_GPCR2_VAL 0x00000000
120#define CONFIG_SYS_GPCR3_VAL 0x00000000
121
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100122#define CONFIG_SYS_GPDR0_VAL 0xc8008000
123#define CONFIG_SYS_GPDR1_VAL 0xfc02a981
124#define CONFIG_SYS_GPDR2_VAL 0x92c3ffff
125#define CONFIG_SYS_GPDR3_VAL 0x0061e804
Marek Vasut163551a2010-05-11 04:31:44 +0200126
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100127#define CONFIG_SYS_GAFR0_L_VAL 0x80100000
128#define CONFIG_SYS_GAFR0_U_VAL 0xa5c00010
129#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
130#define CONFIG_SYS_GAFR1_U_VAL 0xaaa50008
131#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
132#define CONFIG_SYS_GAFR2_U_VAL 0x4109a002
133#define CONFIG_SYS_GAFR3_L_VAL 0x54000310
134#define CONFIG_SYS_GAFR3_U_VAL 0x00005401
Marek Vasut163551a2010-05-11 04:31:44 +0200135
136#define CONFIG_SYS_PSSR_VAL 0x30
137
138/*
139 * Clock settings
140 */
141#define CONFIG_SYS_CKEN 0x00500240
142#define CONFIG_SYS_CCCR 0x02000290
143
144/*
145 * Memory settings
146 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100147#define CONFIG_SYS_MSC0_VAL 0x9ee1c5f2
148#define CONFIG_SYS_MSC1_VAL 0x9ee1f994
149#define CONFIG_SYS_MSC2_VAL 0x9ee19ee1
150#define CONFIG_SYS_MDCNFG_VAL 0x090009c9
151#define CONFIG_SYS_MDREFR_VAL 0x2003a031
152#define CONFIG_SYS_MDMRS_VAL 0x00220022
153#define CONFIG_SYS_FLYCNFG_VAL 0x00010001
Marek Vasut163551a2010-05-11 04:31:44 +0200154#define CONFIG_SYS_SXCNFG_VAL 0x40044004
155
156/*
157 * PCMCIA and CF Interfaces
158 */
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100159#define CONFIG_SYS_MECR_VAL 0x00000000
160#define CONFIG_SYS_MCMEM0_VAL 0x00028307
Marek Vasut163551a2010-05-11 04:31:44 +0200161#define CONFIG_SYS_MCMEM1_VAL 0x00014307
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100162#define CONFIG_SYS_MCATT0_VAL 0x00038787
Marek Vasut163551a2010-05-11 04:31:44 +0200163#define CONFIG_SYS_MCATT1_VAL 0x0001c787
Marcel Ziswilerbe7f13c2015-03-01 00:53:19 +0100164#define CONFIG_SYS_MCIO0_VAL 0x0002830f
Marek Vasut163551a2010-05-11 04:31:44 +0200165#define CONFIG_SYS_MCIO1_VAL 0x0001430f
166
Marek Vasutcb4d3372011-11-26 11:27:50 +0100167#include "pxa-common.h"
Marek Vasut163551a2010-05-11 04:31:44 +0200168
Marcel Ziswilere40eaca2015-03-01 00:53:15 +0100169#endif /* __CONFIG_H */