blob: 1601ba9824ee77ae729b2df17eb9d4a0b7e1a15d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08005 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080015#define CONFIG_FSL_SATA_V2
16#define CONFIG_PCIE4
17
18#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
19
20#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan66cba6b2015-03-20 17:08:54 +080021#ifndef CONFIG_SDCARD
22#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
23#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
24#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080025#define CONFIG_SPL_FLUSH_IMAGE
Chunhe Lan66cba6b2015-03-20 17:08:54 +080026#define CONFIG_SPL_PAD_TO 0x40000
27#define CONFIG_SPL_MAX_SIZE 0x28000
28#define RESET_VECTOR_OFFSET 0x27FFC
29#define BOOT_PAGE_OFFSET 0x27000
30
31#ifdef CONFIG_SDCARD
32#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080033#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
34#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
35#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
36#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
37#ifndef CONFIG_SPL_BUILD
38#define CONFIG_SYS_MPC85XX_NO_RESETVEC
39#endif
Chunhe Lan66cba6b2015-03-20 17:08:54 +080040#endif
41
42#ifdef CONFIG_SPL_BUILD
43#define CONFIG_SPL_SKIP_RELOCATE
44#define CONFIG_SPL_COMMON_INIT_DDR
45#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080046#endif
47
Chunhe Lan66cba6b2015-03-20 17:08:54 +080048#endif
49#endif /* CONFIG_RAMBOOT_PBL */
50
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080051/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080052#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080053
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080054#ifndef CONFIG_RESET_VECTOR_ADDRESS
55#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
56#endif
57
58#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080059#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040060#define CONFIG_PCIE1 /* PCIE controller 1 */
61#define CONFIG_PCIE2 /* PCIE controller 2 */
62#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080063#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
64
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080065/*
66 * These can be toggled for performance analysis, otherwise use default.
67 */
68#define CONFIG_SYS_CACHE_STASHING
69#define CONFIG_BTB /* toggle branch predition */
70#ifdef CONFIG_DDR_ECC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080071#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
72#endif
73
74#define CONFIG_ENABLE_36BIT_PHYS
75
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080076/*
77 * Config the L3 Cache as L3 SRAM
78 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +080079#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
80#define CONFIG_SYS_L3_SIZE (512 << 10)
81#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -050082#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Chunhe Lan66cba6b2015-03-20 17:08:54 +080083#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
84#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
85#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080086
87#define CONFIG_SYS_DCSRBAR 0xf0000000
88#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
89
90/*
91 * DDR Setup
92 */
93#define CONFIG_VERY_BIG_RAM
94#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
95#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
96
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080097#define CONFIG_DIMM_SLOTS_PER_CTLR 1
98#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080099
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800100/*
101 * IFC Definitions
102 */
103#define CONFIG_SYS_FLASH_BASE 0xe0000000
104#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
105
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800106#ifdef CONFIG_SPL_BUILD
107#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
108#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800109#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800110#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800111
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800112#define CONFIG_HWCONFIG
113
114/* define to use L1 as initial stack */
115#define CONFIG_L1_INIT_RAM
116#define CONFIG_SYS_INIT_RAM_LOCK
117#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
118#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700119#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800120/* The assembler doesn't like typecast */
121#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
122 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
123 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
124#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
125
126#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
127 GENERATED_GBL_DATA_SIZE)
128#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
129
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800130#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800131
132/* Serial Port - controlled on board with jumper J8
133 * open - index 2
134 * shorted - index 1
135 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800136#define CONFIG_SYS_NS16550_SERIAL
137#define CONFIG_SYS_NS16550_REG_SIZE 1
138#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
139
140#define CONFIG_SYS_BAUDRATE_TABLE \
141 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
142
143#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
144#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
145#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
146#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
147
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800148/* I2C */
Biwen Li3e9d3952020-05-01 20:04:17 +0800149
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800150/*
151 * General PCI
152 * Memory space is mapped 1-1, but I/O space must start from 0.
153 */
154
155/* controller 1, direct to uli, tgtid 3, Base address 20000 */
156#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800157#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800158#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800159#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800160
161/* controller 2, Slot 2, tgtid 2, Base address 201000 */
162#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800163#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800164#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800165#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800166
167/* controller 3, Slot 1, tgtid 1, Base address 202000 */
168#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800169#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800170#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800171#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800172
173/* controller 4, Base address 203000 */
174#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
175#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800176#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800177
178#ifdef CONFIG_PCI
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800179#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800180#endif /* CONFIG_PCI */
181
182/* SATA */
183#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800184#define CONFIG_SYS_SATA_MAX_DEVICE 2
185#define CONFIG_SATA1
186#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
187#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
188#define CONFIG_SATA2
189#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
190#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
191
192#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800193#endif
194
195#ifdef CONFIG_FMAN_ENET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800196#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800197#endif
198
199/*
200 * Environment
201 */
202#define CONFIG_LOADS_ECHO /* echo on for serial download */
203#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
204
205/*
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800206 * Miscellaneous configurable options
207 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800208
209/*
210 * For booting Linux, the board info and command line data
211 * have to be in the first 64 MB of memory, since this is
212 * the maximum mapped by the Linux kernel during initialization.
213 */
214#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
215#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
216
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800217/*
218 * Environment Configuration
219 */
220#define CONFIG_ROOTPATH "/opt/nfsroot"
221#define CONFIG_BOOTFILE "uImage"
222#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
223
Tom Rini9aed2af2021-08-19 14:29:00 -0400224#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800225 "setenv bootargs config-addr=0x60000000; " \
226 "bootm 0x01000000 - 0x00f00000"
227
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800228#define CONFIG_SYS_CLK_FREQ 66666666
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800229
230#ifndef __ASSEMBLY__
231unsigned long get_board_sys_clk(void);
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800232#endif
233
234/*
235 * DDR Setup
236 */
237#define CONFIG_SYS_SPD_BUS_NUM 0
238#define SPD_EEPROM_ADDRESS1 0x52
239#define SPD_EEPROM_ADDRESS2 0x54
240#define SPD_EEPROM_ADDRESS3 0x56
241#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
242#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
243
244/*
245 * IFC Definitions
246 */
247#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
248#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
249 + 0x8000000) | \
250 CSPR_PORT_SIZE_16 | \
251 CSPR_MSEL_NOR | \
252 CSPR_V)
253#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
254#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
255 CSPR_PORT_SIZE_16 | \
256 CSPR_MSEL_NOR | \
257 CSPR_V)
258#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
259/* NOR Flash Timing Params */
260#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
261
262#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
263 FTIM0_NOR_TEADC(0x5) | \
264 FTIM0_NOR_TEAHC(0x5))
265#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
266 FTIM1_NOR_TRAD_NOR(0x1A) |\
267 FTIM1_NOR_TSEQRAD_NOR(0x13))
268#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
269 FTIM2_NOR_TCH(0x4) | \
270 FTIM2_NOR_TWPH(0x0E) | \
271 FTIM2_NOR_TWP(0x1c))
272#define CONFIG_SYS_NOR_FTIM3 0x0
273
274#define CONFIG_SYS_FLASH_QUIET_TEST
275#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
276
277#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
278#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
279#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
280#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
281
282#define CONFIG_SYS_FLASH_EMPTY_INFO
283#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
284 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
285
286/* NAND Flash on IFC */
287#define CONFIG_NAND_FSL_IFC
288#define CONFIG_SYS_NAND_MAX_ECCPOS 256
289#define CONFIG_SYS_NAND_MAX_OOBFREE 2
290#define CONFIG_SYS_NAND_BASE 0xff800000
291#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
292
293#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
294#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
295 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
296 | CSPR_MSEL_NAND /* MSEL = NAND */ \
297 | CSPR_V)
298#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
299
300#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
301 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
302 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
303 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
304 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
305 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
306 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
307
308#define CONFIG_SYS_NAND_ONFI_DETECTION
309
310/* ONFI NAND Flash mode0 Timing Params */
311#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
312 FTIM0_NAND_TWP(0x18) | \
313 FTIM0_NAND_TWCHT(0x07) | \
314 FTIM0_NAND_TWH(0x0a))
315#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
316 FTIM1_NAND_TWBE(0x39) | \
317 FTIM1_NAND_TRR(0x0e) | \
318 FTIM1_NAND_TRP(0x18))
319#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
320 FTIM2_NAND_TREH(0x0a) | \
321 FTIM2_NAND_TWHRE(0x1e))
322#define CONFIG_SYS_NAND_FTIM3 0x0
323
324#define CONFIG_SYS_NAND_DDR_LAW 11
325#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
326#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800327
Miquel Raynald0935362019-10-03 19:50:03 +0200328#if defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800329#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
330#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
331#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
332#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
333#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
334#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
335#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
336#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
337#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
338#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
339#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
340#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
341#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
342#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
343#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
344#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
345#else
346#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
347#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
348#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
349#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
350#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
351#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
352#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
353#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
354#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
355#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
356#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
357#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
358#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
359#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
360#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
361#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
362#endif
363#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
364#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
365#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
366#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
367#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
368#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
369#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
370#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
371
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800372/* CPLD on IFC */
373#define CONFIG_SYS_CPLD_BASE 0xffdf0000
374#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
375#define CONFIG_SYS_CSPR3_EXT (0xf)
376#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
377 | CSPR_PORT_SIZE_8 \
378 | CSPR_MSEL_GPCM \
379 | CSPR_V)
380
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000381#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800382#define CONFIG_SYS_CSOR3 0x0
383
384/* CPLD Timing parameters for IFC CS3 */
385#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
386 FTIM0_GPCM_TEADC(0x0e) | \
387 FTIM0_GPCM_TEAHC(0x0e))
388#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
389 FTIM1_GPCM_TRAD(0x1f))
390#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800391 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800392 FTIM2_GPCM_TWP(0x1f))
393#define CONFIG_SYS_CS3_FTIM3 0x0
394
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800395#if defined(CONFIG_RAMBOOT_PBL)
396#define CONFIG_SYS_RAMBOOT
397#endif
398
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800399/* I2C */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800400#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
401#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
402
403#define I2C_MUX_CH_DEFAULT 0x8
404#define I2C_MUX_CH_VOL_MONITOR 0xa
405#define I2C_MUX_CH_VSC3316_FS 0xc
406#define I2C_MUX_CH_VSC3316_BS 0xd
407
408/* Voltage monitor on channel 2*/
409#define I2C_VOL_MONITOR_ADDR 0x40
410#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
411#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
412#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
413
Ying Zhangff779052016-01-22 12:15:13 +0800414#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
415#ifndef CONFIG_SPL_BUILD
416#define CONFIG_VID
417#endif
418#define CONFIG_VOL_MONITOR_IR36021_SET
419#define CONFIG_VOL_MONITOR_IR36021_READ
420/* The lowest and highest voltage allowed for T4240RDB */
421#define VDD_MV_MIN 819
422#define VDD_MV_MAX 1212
423
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800424/*
425 * eSPI - Enhanced SPI
426 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800427
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800428/* Qman/Bman */
429#ifndef CONFIG_NOBQFMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800430#define CONFIG_SYS_BMAN_NUM_PORTALS 50
431#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
432#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
433#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500434#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
435#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
436#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
437#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
438#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
439 CONFIG_SYS_BMAN_CENA_SIZE)
440#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
441#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800442#define CONFIG_SYS_QMAN_NUM_PORTALS 50
443#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
444#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
445#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500446#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
447#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
448#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
449#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
450#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
451 CONFIG_SYS_QMAN_CENA_SIZE)
452#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
453#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800454
455#define CONFIG_SYS_DPAA_FMAN
456#define CONFIG_SYS_DPAA_PME
457#define CONFIG_SYS_PMAN
458#define CONFIG_SYS_DPAA_DCE
459#define CONFIG_SYS_DPAA_RMAN
460#define CONFIG_SYS_INTERLAKEN
461
462/* Default address of microcode for the Linux Fman driver */
463#if defined(CONFIG_SPIFLASH)
464/*
465 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
466 * env, so we got 0x110000.
467 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800468#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
469#elif defined(CONFIG_SDCARD)
470/*
471 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800472 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
473 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800474 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800475#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800476#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800477#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
478#endif
479#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
480#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
481#endif /* CONFIG_NOBQFMAN */
482
483#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800484#define SGMII_PHY_ADDR1 0x0
485#define SGMII_PHY_ADDR2 0x1
486#define SGMII_PHY_ADDR3 0x2
487#define SGMII_PHY_ADDR4 0x3
488#define SGMII_PHY_ADDR5 0x4
489#define SGMII_PHY_ADDR6 0x5
490#define SGMII_PHY_ADDR7 0x6
491#define SGMII_PHY_ADDR8 0x7
492#define FM1_10GEC1_PHY_ADDR 0x10
493#define FM1_10GEC2_PHY_ADDR 0x11
494#define FM2_10GEC1_PHY_ADDR 0x12
495#define FM2_10GEC2_PHY_ADDR 0x13
496#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
497#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
498#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
499#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
500#endif
501
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800502/* SATA */
503#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800504#define CONFIG_SYS_SATA_MAX_DEVICE 2
505#define CONFIG_SATA1
506#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
507#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
508#define CONFIG_SATA2
509#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
510#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
511
512#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800513#endif
514
515#ifdef CONFIG_FMAN_ENET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800516#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800517#endif
518
519/*
520* USB
521*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800522#define CONFIG_USB_EHCI_FSL
523#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800524#define CONFIG_HAS_FSL_DR_USB
525
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800526#ifdef CONFIG_MMC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800527#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
528#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800529#endif
530
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800531
532#define __USB_PHY_TYPE utmi
533
534/*
535 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
536 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
537 * interleaving. It can be cacheline, page, bank, superbank.
538 * See doc/README.fsl-ddr for details.
539 */
York Sun0fad3262016-11-21 13:35:41 -0800540#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800541#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800542#else
543#define CTRL_INTLV_PREFERED cacheline
544#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800545
546#define CONFIG_EXTRA_ENV_SETTINGS \
547 "hwconfig=fsl_ddr:" \
548 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
549 "bank_intlv=auto;" \
550 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
551 "netdev=eth0\0" \
552 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
553 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
554 "tftpflash=tftpboot $loadaddr $uboot && " \
555 "protect off $ubootaddr +$filesize && " \
556 "erase $ubootaddr +$filesize && " \
557 "cp.b $loadaddr $ubootaddr $filesize && " \
558 "protect on $ubootaddr +$filesize && " \
559 "cmp.b $loadaddr $ubootaddr $filesize\0" \
560 "consoledev=ttyS0\0" \
561 "ramdiskaddr=2000000\0" \
562 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500563 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800564 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
565 "bdev=sda3\0"
566
Tom Rini9aed2af2021-08-19 14:29:00 -0400567#define HVBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800568 "setenv bootargs config-addr=0x60000000; " \
569 "bootm 0x01000000 - 0x00f00000"
570
Tom Rini9aed2af2021-08-19 14:29:00 -0400571#define LINUXBOOTCOMMAND \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800572 "setenv bootargs root=/dev/ram rw " \
573 "console=$consoledev,$baudrate $othbootargs;" \
574 "setenv ramdiskaddr 0x02000000;" \
575 "setenv fdtaddr 0x00c00000;" \
576 "setenv loadaddr 0x1000000;" \
577 "bootm $loadaddr $ramdiskaddr $fdtaddr"
578
Tom Rini9aed2af2021-08-19 14:29:00 -0400579#define HDBOOT \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800580 "setenv bootargs root=/dev/$bdev rw " \
581 "console=$consoledev,$baudrate $othbootargs;" \
582 "tftp $loadaddr $bootfile;" \
583 "tftp $fdtaddr $fdtfile;" \
584 "bootm $loadaddr - $fdtaddr"
585
Tom Rini9aed2af2021-08-19 14:29:00 -0400586#define NFSBOOTCOMMAND \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800587 "setenv bootargs root=/dev/nfs rw " \
588 "nfsroot=$serverip:$rootpath " \
589 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
590 "console=$consoledev,$baudrate $othbootargs;" \
591 "tftp $loadaddr $bootfile;" \
592 "tftp $fdtaddr $fdtfile;" \
593 "bootm $loadaddr - $fdtaddr"
594
Tom Rini9aed2af2021-08-19 14:29:00 -0400595#define RAMBOOTCOMMAND \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800596 "setenv bootargs root=/dev/ram rw " \
597 "console=$consoledev,$baudrate $othbootargs;" \
598 "tftp $ramdiskaddr $ramdiskfile;" \
599 "tftp $loadaddr $bootfile;" \
600 "tftp $fdtaddr $fdtfile;" \
601 "bootm $loadaddr $ramdiskaddr $fdtaddr"
602
Tom Rini9aed2af2021-08-19 14:29:00 -0400603#define CONFIG_BOOTCOMMAND LINUXBOOTCOMMAND
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800604
605#include <asm/fsl_secure_boot.h>
606
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800607#endif /* __CONFIG_H */