blob: aa525ddf0faa0927c13547db8abba23e214d6b6c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu07886942013-11-22 17:39:11 +08002/*
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liu07886942013-11-22 17:39:11 +08005 */
6
7/*
Shengzhou Liu031228a2014-02-21 13:16:19 +08008 * T2080/T2081 QDS board configuration file
Shengzhou Liu07886942013-11-22 17:39:11 +08009 */
10
Shengzhou Liu031228a2014-02-21 13:16:19 +080011#ifndef __T208xQDS_H
12#define __T208xQDS_H
Shengzhou Liu07886942013-11-22 17:39:11 +080013
Simon Glassfb64e362020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu07886942013-11-22 17:39:11 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
York Sune20c6852016-11-21 12:54:19 -080017#if defined(CONFIG_ARCH_T2080)
Shengzhou Liu07886942013-11-22 17:39:11 +080018#define CONFIG_FSL_SATA_V2
19#define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
20#define CONFIG_SRIO1 /* SRIO port 1 */
21#define CONFIG_SRIO2 /* SRIO port 2 */
Shengzhou Liu031228a2014-02-21 13:16:19 +080022#endif
Shengzhou Liu07886942013-11-22 17:39:11 +080023
24/* High Level Configuration Options */
Shengzhou Liu07886942013-11-22 17:39:11 +080025#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu07886942013-11-22 17:39:11 +080026#define CONFIG_ENABLE_36BIT_PHYS
27
Shengzhou Liu07886942013-11-22 17:39:11 +080028#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080029#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu07886942013-11-22 17:39:11 +080030
31#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080032#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080033#define CONFIG_SPL_PAD_TO 0x40000
34#define CONFIG_SPL_MAX_SIZE 0x28000
35#define RESET_VECTOR_OFFSET 0x27FFC
36#define BOOT_PAGE_OFFSET 0x27000
37#ifdef CONFIG_SPL_BUILD
38#define CONFIG_SPL_SKIP_RELOCATE
39#define CONFIG_SPL_COMMON_INIT_DDR
40#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080041#endif
42
Miquel Raynald0935362019-10-03 19:50:03 +020043#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080044#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
45#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
46#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
47#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080048#endif
49
50#ifdef CONFIG_SPIFLASH
51#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080052#define CONFIG_SPL_SPI_FLASH_MINIMAL
53#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
54#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
55#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
56#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080057#ifndef CONFIG_SPL_BUILD
58#define CONFIG_SYS_MPC85XX_NO_RESETVEC
59#endif
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080060#endif
61
62#ifdef CONFIG_SDCARD
63#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080064#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
65#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
66#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
67#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080068#ifndef CONFIG_SPL_BUILD
69#define CONFIG_SYS_MPC85XX_NO_RESETVEC
70#endif
Shengzhou Liu07886942013-11-22 17:39:11 +080071#endif
72
Shengzhou Liud11b3cb2014-04-18 16:43:39 +080073#endif /* CONFIG_RAMBOOT_PBL */
74
Shengzhou Liu07886942013-11-22 17:39:11 +080075#define CONFIG_SRIO_PCIE_BOOT_MASTER
76#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
77/* Set 1M boot space */
78#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
79#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
80 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
81#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu07886942013-11-22 17:39:11 +080082#endif
83
Shengzhou Liu07886942013-11-22 17:39:11 +080084#ifndef CONFIG_RESET_VECTOR_ADDRESS
85#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
86#endif
87
88/*
89 * These can be toggled for performance analysis, otherwise use default.
90 */
91#define CONFIG_SYS_CACHE_STASHING
92#define CONFIG_BTB /* toggle branch predition */
Shengzhou Liu07886942013-11-22 17:39:11 +080093#ifdef CONFIG_DDR_ECC
Shengzhou Liu07886942013-11-22 17:39:11 +080094#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
95#endif
96
Shengzhou Liu07886942013-11-22 17:39:11 +080097#ifndef __ASSEMBLY__
98unsigned long get_board_sys_clk(void);
Shengzhou Liu07886942013-11-22 17:39:11 +080099#endif
100
101#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
Shengzhou Liu07886942013-11-22 17:39:11 +0800102
103/*
104 * Config the L3 Cache as L3 SRAM
105 */
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800106#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
107#define CONFIG_SYS_L3_SIZE (512 << 10)
108#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500109#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800110#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
111#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
112#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800113
114#define CONFIG_SYS_DCSRBAR 0xf0000000
115#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
116
117/* EEPROM */
Shengzhou Liu07886942013-11-22 17:39:11 +0800118#define CONFIG_SYS_I2C_EEPROM_NXID
119#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu07886942013-11-22 17:39:11 +0800120
121/*
122 * DDR Setup
123 */
124#define CONFIG_VERY_BIG_RAM
125#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
126#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shengzhou Liueca52382014-05-20 12:08:20 +0800127#define CONFIG_DIMM_SLOTS_PER_CTLR 2
128#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Shengzhou Liu07886942013-11-22 17:39:11 +0800129#define CONFIG_SYS_SPD_BUS_NUM 0
130#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
131#define SPD_EEPROM_ADDRESS1 0x51
132#define SPD_EEPROM_ADDRESS2 0x52
133#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
134#define CTRL_INTLV_PREFERED cacheline
135
136/*
137 * IFC Definitions
138 */
139#define CONFIG_SYS_FLASH_BASE 0xe0000000
140#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
141#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
142#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
143 + 0x8000000) | \
144 CSPR_PORT_SIZE_16 | \
145 CSPR_MSEL_NOR | \
146 CSPR_V)
147#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
148#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
149 CSPR_PORT_SIZE_16 | \
150 CSPR_MSEL_NOR | \
151 CSPR_V)
152#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
153/* NOR Flash Timing Params */
154#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
155
156#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
157 FTIM0_NOR_TEADC(0x5) | \
158 FTIM0_NOR_TEAHC(0x5))
159#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
160 FTIM1_NOR_TRAD_NOR(0x1A) |\
161 FTIM1_NOR_TSEQRAD_NOR(0x13))
162#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
163 FTIM2_NOR_TCH(0x4) | \
164 FTIM2_NOR_TWPH(0x0E) | \
165 FTIM2_NOR_TWP(0x1c))
166#define CONFIG_SYS_NOR_FTIM3 0x0
167
168#define CONFIG_SYS_FLASH_QUIET_TEST
169#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
170
171#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
172#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
173#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
174#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
175
176#define CONFIG_SYS_FLASH_EMPTY_INFO
177#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
178 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
179
180#define CONFIG_FSL_QIXIS /* use common QIXIS code */
181#define QIXIS_BASE 0xffdf0000
182#define QIXIS_LBMAP_SWITCH 6
183#define QIXIS_LBMAP_MASK 0x0f
184#define QIXIS_LBMAP_SHIFT 0
185#define QIXIS_LBMAP_DFLTBANK 0x00
186#define QIXIS_LBMAP_ALTBANK 0x04
York Sun23b3df92016-04-07 09:52:11 -0700187#define QIXIS_LBMAP_NAND 0x09
188#define QIXIS_LBMAP_SD 0x00
189#define QIXIS_RCW_SRC_NAND 0x104
190#define QIXIS_RCW_SRC_SD 0x040
Shengzhou Liu07886942013-11-22 17:39:11 +0800191#define QIXIS_RST_CTL_RESET 0x83
192#define QIXIS_RST_FORCE_MEM 0x1
193#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
194#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
195#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
196#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
197
198#define CONFIG_SYS_CSPR3_EXT (0xf)
199#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
200 | CSPR_PORT_SIZE_8 \
201 | CSPR_MSEL_GPCM \
202 | CSPR_V)
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000203#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800204#define CONFIG_SYS_CSOR3 0x0
205/* QIXIS Timing parameters for IFC CS3 */
206#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
207 FTIM0_GPCM_TEADC(0x0e) | \
208 FTIM0_GPCM_TEAHC(0x0e))
209#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
210 FTIM1_GPCM_TRAD(0x3f))
211#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shengzhou Liubdfeaf62014-03-06 15:07:39 +0800212 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liu07886942013-11-22 17:39:11 +0800213 FTIM2_GPCM_TWP(0x1f))
214#define CONFIG_SYS_CS3_FTIM3 0x0
215
216/* NAND Flash on IFC */
217#define CONFIG_NAND_FSL_IFC
218#define CONFIG_SYS_NAND_BASE 0xff800000
219#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
220
221#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
222#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
223 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
224 | CSPR_MSEL_NAND /* MSEL = NAND */ \
225 | CSPR_V)
226#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
227
228#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
229 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
230 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
231 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
232 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
233 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
234 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
235
236#define CONFIG_SYS_NAND_ONFI_DETECTION
237
238/* ONFI NAND Flash mode0 Timing Params */
239#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
240 FTIM0_NAND_TWP(0x18) | \
241 FTIM0_NAND_TWCHT(0x07) | \
242 FTIM0_NAND_TWH(0x0a))
243#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
244 FTIM1_NAND_TWBE(0x39) | \
245 FTIM1_NAND_TRR(0x0e) | \
246 FTIM1_NAND_TRP(0x18))
247#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
248 FTIM2_NAND_TREH(0x0a) | \
249 FTIM2_NAND_TWHRE(0x1e))
250#define CONFIG_SYS_NAND_FTIM3 0x0
251
252#define CONFIG_SYS_NAND_DDR_LAW 11
253#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
254#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu07886942013-11-22 17:39:11 +0800255
Miquel Raynald0935362019-10-03 19:50:03 +0200256#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu07886942013-11-22 17:39:11 +0800257#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
258#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
259#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
260#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
261#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
262#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
263#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
264#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
Shengzhou Liub2708d62014-03-13 10:19:00 +0800265#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
266#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
267#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
268#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
269#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
270#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
271#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
272#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
273#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
274#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
Shengzhou Liu07886942013-11-22 17:39:11 +0800275#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
276#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
277#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
278#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
279#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
280#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
281#else
282#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
283#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
284#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
285#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
286#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
287#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
288#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
289#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liub2708d62014-03-13 10:19:00 +0800290#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
291#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
292#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
293#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
294#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
295#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
296#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
297#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
Shengzhou Liu07886942013-11-22 17:39:11 +0800298#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
299#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
300#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
301#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
302#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
303#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
304#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
305#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
306#endif
Shengzhou Liu07886942013-11-22 17:39:11 +0800307
308#if defined(CONFIG_RAMBOOT_PBL)
309#define CONFIG_SYS_RAMBOOT
310#endif
311
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800312#ifdef CONFIG_SPL_BUILD
313#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
314#else
315#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
316#endif
317
Shengzhou Liu07886942013-11-22 17:39:11 +0800318#define CONFIG_HWCONFIG
319
320/* define to use L1 as initial stack */
321#define CONFIG_L1_INIT_RAM
322#define CONFIG_SYS_INIT_RAM_LOCK
323#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
324#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700325#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu07886942013-11-22 17:39:11 +0800326/* The assembler doesn't like typecast */
327#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
328 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
329 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
330#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
331#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
332 GENERATED_GBL_DATA_SIZE)
333#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530334#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu07886942013-11-22 17:39:11 +0800335
336/*
337 * Serial Port
338 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800339#define CONFIG_SYS_NS16550_SERIAL
340#define CONFIG_SYS_NS16550_REG_SIZE 1
341#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
342#define CONFIG_SYS_BAUDRATE_TABLE \
343 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
344#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
345#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
346#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
347#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
348
Shengzhou Liu07886942013-11-22 17:39:11 +0800349/*
350 * I2C
351 */
Biwen Li07b3dcf2020-05-01 20:04:19 +0800352
Shengzhou Liu07886942013-11-22 17:39:11 +0800353#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
354#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
355#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
356#define I2C_MUX_CH_DEFAULT 0x8
357
Ying Zhang8876a512014-10-31 18:06:18 +0800358#define I2C_MUX_CH_VOL_MONITOR 0xa
359
360/* Voltage monitor on channel 2*/
361#define I2C_VOL_MONITOR_ADDR 0x40
362#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
363#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
364#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
365
366#define CONFIG_VID_FLS_ENV "t208xqds_vdd_mv"
367#ifndef CONFIG_SPL_BUILD
368#define CONFIG_VID
369#endif
370#define CONFIG_VOL_MONITOR_IR36021_SET
371#define CONFIG_VOL_MONITOR_IR36021_READ
372/* The lowest and highest voltage allowed for T208xQDS */
373#define VDD_MV_MIN 819
374#define VDD_MV_MAX 1212
Shengzhou Liu07886942013-11-22 17:39:11 +0800375
376/*
377 * RapidIO
378 */
379#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
380#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
381#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
382#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
383#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
384#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
385/*
386 * for slave u-boot IMAGE instored in master memory space,
387 * PHYS must be aligned based on the SIZE
388 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800389#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
390#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
391#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
392#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800393/*
394 * for slave UCODE and ENV instored in master memory space,
395 * PHYS must be aligned based on the SIZE
396 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800397#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800398#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
399#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
400
401/* slave core release by master*/
402#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
403#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
404
405/*
406 * SRIO_PCIE_BOOT - SLAVE
407 */
408#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
409#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
410#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
411 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
412#endif
413
414/*
415 * eSPI - Enhanced SPI
416 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800417
418/*
419 * General PCI
420 * Memory space is mapped 1-1, but I/O space must start from 0.
421 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400422#define CONFIG_PCIE1 /* PCIE controller 1 */
423#define CONFIG_PCIE2 /* PCIE controller 2 */
424#define CONFIG_PCIE3 /* PCIE controller 3 */
425#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800426#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
427/* controller 1, direct to uli, tgtid 3, Base address 20000 */
428#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800429#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800430#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800431#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800432
433/* controller 2, Slot 2, tgtid 2, Base address 201000 */
434#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800435#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800436#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu07886942013-11-22 17:39:11 +0800437#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800438
439/* controller 3, Slot 1, tgtid 1, Base address 202000 */
440#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800441#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800442#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu07886942013-11-22 17:39:11 +0800443#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800444
445/* controller 4, Base address 203000 */
446#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
Shengzhou Liu07886942013-11-22 17:39:11 +0800447#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800448#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Shengzhou Liu07886942013-11-22 17:39:11 +0800449
450#ifdef CONFIG_PCI
Shengzhou Liu07886942013-11-22 17:39:11 +0800451#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu07886942013-11-22 17:39:11 +0800452#endif
453
454/* Qman/Bman */
455#ifndef CONFIG_NOBQFMAN
Shengzhou Liu07886942013-11-22 17:39:11 +0800456#define CONFIG_SYS_BMAN_NUM_PORTALS 18
457#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
458#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
459#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500460#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
461#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
462#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
463#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
464#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
465 CONFIG_SYS_BMAN_CENA_SIZE)
466#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
467#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu07886942013-11-22 17:39:11 +0800468#define CONFIG_SYS_QMAN_NUM_PORTALS 18
469#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
470#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
471#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500472#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
473#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
474#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
475#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
476#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
477 CONFIG_SYS_QMAN_CENA_SIZE)
478#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
479#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu07886942013-11-22 17:39:11 +0800480
481#define CONFIG_SYS_DPAA_FMAN
482#define CONFIG_SYS_DPAA_PME
483#define CONFIG_SYS_PMAN
484#define CONFIG_SYS_DPAA_DCE
485#define CONFIG_SYS_DPAA_RMAN /* RMan */
486#define CONFIG_SYS_INTERLAKEN
487
488/* Default address of microcode for the Linux Fman driver */
489#if defined(CONFIG_SPIFLASH)
490/*
491 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
492 * env, so we got 0x110000.
493 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800494#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Shengzhou Liu07886942013-11-22 17:39:11 +0800495#elif defined(CONFIG_SDCARD)
496/*
497 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800498 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
499 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Shengzhou Liu07886942013-11-22 17:39:11 +0800500 */
Shengzhou Liud11b3cb2014-04-18 16:43:39 +0800501#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Shengzhou Liu07886942013-11-22 17:39:11 +0800502#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
503/*
504 * Slave has no ucode locally, it can fetch this from remote. When implementing
505 * in two corenet boards, slave's ucode could be stored in master's memory
506 * space, the address can be mapped from slave TLB->slave LAW->
507 * slave SRIO or PCIE outbound window->master inbound window->
508 * master LAW->the ucode address in master's memory space.
509 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800510#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Shengzhou Liu07886942013-11-22 17:39:11 +0800511#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800512#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Shengzhou Liu07886942013-11-22 17:39:11 +0800513#endif
514#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
515#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
516#endif /* CONFIG_NOBQFMAN */
517
518#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liu07886942013-11-22 17:39:11 +0800519#define RGMII_PHY1_ADDR 0x1
520#define RGMII_PHY2_ADDR 0x2
521#define FM1_10GEC1_PHY_ADDR 0x3
522#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
523#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
524#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
525#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
526#endif
527
528#ifdef CONFIG_FMAN_ENET
Shengzhou Liu07886942013-11-22 17:39:11 +0800529#define CONFIG_ETHPRIME "FM1@DTSEC3"
Shengzhou Liu07886942013-11-22 17:39:11 +0800530#endif
531
532/*
533 * SATA
534 */
535#ifdef CONFIG_FSL_SATA_V2
Shengzhou Liu07886942013-11-22 17:39:11 +0800536#define CONFIG_SYS_SATA_MAX_DEVICE 2
537#define CONFIG_SATA1
538#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
539#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
540#define CONFIG_SATA2
541#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
542#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
543#define CONFIG_LBA48
Shengzhou Liu07886942013-11-22 17:39:11 +0800544#endif
545
546/*
547 * USB
548 */
Tom Riniceed5d22017-05-12 22:33:27 -0400549#ifdef CONFIG_USB_EHCI_HCD
Shengzhou Liu07886942013-11-22 17:39:11 +0800550#define CONFIG_USB_EHCI_FSL
551#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu07886942013-11-22 17:39:11 +0800552#define CONFIG_HAS_FSL_DR_USB
553#endif
554
555/*
556 * SDHC
557 */
558#ifdef CONFIG_MMC
Shengzhou Liu07886942013-11-22 17:39:11 +0800559#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
560#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Shengzhou Liu07886942013-11-22 17:39:11 +0800561#endif
562
Shengzhou Liuff16bd82014-04-02 14:28:34 +0800563/*
564 * Dynamic MTD Partition support with mtdparts
565 */
Shengzhou Liuff16bd82014-04-02 14:28:34 +0800566
Shengzhou Liu07886942013-11-22 17:39:11 +0800567/*
568 * Environment
569 */
570#define CONFIG_LOADS_ECHO /* echo on for serial download */
571#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
572
573/*
Shengzhou Liu07886942013-11-22 17:39:11 +0800574 * Miscellaneous configurable options
575 */
Shengzhou Liu07886942013-11-22 17:39:11 +0800576
577/*
578 * For booting Linux, the board info and command line data
579 * have to be in the first 64 MB of memory, since this is
580 * the maximum mapped by the Linux kernel during initialization.
581 */
582#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
583#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
584
Shengzhou Liu07886942013-11-22 17:39:11 +0800585/*
586 * Environment Configuration
587 */
588#define CONFIG_ROOTPATH "/opt/nfsroot"
589#define CONFIG_BOOTFILE "uImage"
590#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
591
Shengzhou Liu07886942013-11-22 17:39:11 +0800592#define __USB_PHY_TYPE utmi
593
594#define CONFIG_EXTRA_ENV_SETTINGS \
595 "hwconfig=fsl_ddr:" \
596 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
597 "bank_intlv=auto;" \
598 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
599 "netdev=eth0\0" \
600 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
601 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
602 "tftpflash=tftpboot $loadaddr $uboot && " \
603 "protect off $ubootaddr +$filesize && " \
604 "erase $ubootaddr +$filesize && " \
605 "cp.b $loadaddr $ubootaddr $filesize && " \
606 "protect on $ubootaddr +$filesize && " \
607 "cmp.b $loadaddr $ubootaddr $filesize\0" \
608 "consoledev=ttyS0\0" \
609 "ramdiskaddr=2000000\0" \
610 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500611 "fdtaddr=1e00000\0" \
Shengzhou Liu07886942013-11-22 17:39:11 +0800612 "fdtfile=t2080qds/t2080qds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500613 "bdev=sda3\0"
Shengzhou Liu07886942013-11-22 17:39:11 +0800614
615/*
616 * For emulation this causes u-boot to jump to the start of the
617 * proof point app code automatically
618 */
Tom Rini9aed2af2021-08-19 14:29:00 -0400619#define PROOF_POINTS \
Shengzhou Liu07886942013-11-22 17:39:11 +0800620 "setenv bootargs root=/dev/$bdev rw " \
621 "console=$consoledev,$baudrate $othbootargs;" \
622 "cpu 1 release 0x29000000 - - -;" \
623 "cpu 2 release 0x29000000 - - -;" \
624 "cpu 3 release 0x29000000 - - -;" \
625 "cpu 4 release 0x29000000 - - -;" \
626 "cpu 5 release 0x29000000 - - -;" \
627 "cpu 6 release 0x29000000 - - -;" \
628 "cpu 7 release 0x29000000 - - -;" \
629 "go 0x29000000"
630
Tom Rini9aed2af2021-08-19 14:29:00 -0400631#define HVBOOT \
Shengzhou Liu07886942013-11-22 17:39:11 +0800632 "setenv bootargs config-addr=0x60000000; " \
633 "bootm 0x01000000 - 0x00f00000"
634
Tom Rini9aed2af2021-08-19 14:29:00 -0400635#define ALU \
Shengzhou Liu07886942013-11-22 17:39:11 +0800636 "setenv bootargs root=/dev/$bdev rw " \
637 "console=$consoledev,$baudrate $othbootargs;" \
638 "cpu 1 release 0x01000000 - - -;" \
639 "cpu 2 release 0x01000000 - - -;" \
640 "cpu 3 release 0x01000000 - - -;" \
641 "cpu 4 release 0x01000000 - - -;" \
642 "cpu 5 release 0x01000000 - - -;" \
643 "cpu 6 release 0x01000000 - - -;" \
644 "cpu 7 release 0x01000000 - - -;" \
645 "go 0x01000000"
646
Tom Rini9aed2af2021-08-19 14:29:00 -0400647#define LINUXBOOTCOMMAND \
Shengzhou Liu07886942013-11-22 17:39:11 +0800648 "setenv bootargs root=/dev/ram rw " \
649 "console=$consoledev,$baudrate $othbootargs;" \
650 "setenv ramdiskaddr 0x02000000;" \
651 "setenv fdtaddr 0x00c00000;" \
652 "setenv loadaddr 0x1000000;" \
653 "bootm $loadaddr $ramdiskaddr $fdtaddr"
654
Tom Rini9aed2af2021-08-19 14:29:00 -0400655#define HDBOOT \
Shengzhou Liu07886942013-11-22 17:39:11 +0800656 "setenv bootargs root=/dev/$bdev rw " \
657 "console=$consoledev,$baudrate $othbootargs;" \
658 "tftp $loadaddr $bootfile;" \
659 "tftp $fdtaddr $fdtfile;" \
660 "bootm $loadaddr - $fdtaddr"
661
Tom Rini9aed2af2021-08-19 14:29:00 -0400662#define NFSBOOTCOMMAND \
Shengzhou Liu07886942013-11-22 17:39:11 +0800663 "setenv bootargs root=/dev/nfs rw " \
664 "nfsroot=$serverip:$rootpath " \
665 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
666 "console=$consoledev,$baudrate $othbootargs;" \
667 "tftp $loadaddr $bootfile;" \
668 "tftp $fdtaddr $fdtfile;" \
669 "bootm $loadaddr - $fdtaddr"
670
Tom Rini9aed2af2021-08-19 14:29:00 -0400671#define RAMBOOTCOMMAND \
Shengzhou Liu07886942013-11-22 17:39:11 +0800672 "setenv bootargs root=/dev/ram rw " \
673 "console=$consoledev,$baudrate $othbootargs;" \
674 "tftp $ramdiskaddr $ramdiskfile;" \
675 "tftp $loadaddr $bootfile;" \
676 "tftp $fdtaddr $fdtfile;" \
677 "bootm $loadaddr $ramdiskaddr $fdtaddr"
678
Tom Rini9aed2af2021-08-19 14:29:00 -0400679#define CONFIG_BOOTCOMMAND LINUXBOOTCOMMAND
Shengzhou Liu07886942013-11-22 17:39:11 +0800680
Shengzhou Liu07886942013-11-22 17:39:11 +0800681#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530682
Shengzhou Liu031228a2014-02-21 13:16:19 +0800683#endif /* __T208xQDS_H */