blob: 3dcb6acc170e52151103e0f054f79e618c021fcd [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc6097192002-11-03 00:24:07 +000020#define CONFIG_PIP405 1 /* ...on a PIP405 board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020021
22#define CONFIG_SYS_TEXT_BASE 0xFFF80000
23
wdenkc6097192002-11-03 00:24:07 +000024/***********************************************************
25 * Clock
26 ***********************************************************/
27#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
28
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050029/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050030 * BOOTP options
31 */
32#define CONFIG_BOOTP_BOOTFILESIZE
33#define CONFIG_BOOTP_BOOTPATH
34#define CONFIG_BOOTP_GATEWAY
35#define CONFIG_BOOTP_HOSTNAME
36
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050037/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050038 * Command line configuration.
39 */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050040#define CONFIG_CMD_IDE
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050041#define CONFIG_CMD_PCI
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050042#define CONFIG_CMD_IRQ
43#define CONFIG_CMD_EEPROM
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050044#define CONFIG_CMD_REGINFO
45#define CONFIG_CMD_FDC
Simon Glass8706b812016-05-01 11:36:02 -060046#define CONFIG_SCSI
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050047#define CONFIG_CMD_DATE
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050048#define CONFIG_CMD_SDRAM
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050049#define CONFIG_CMD_SAVES
50#define CONFIG_CMD_BSP
51
wdenkc6097192002-11-03 00:24:07 +000052/**************************************************************
53 * I2C Stuff:
54 * the PIP405 is equiped with an Atmel 24C128/256 EEPROM at address
55 * 0x53.
56 * Caution: on the same bus is the SPD (Serial Presens Detect
57 * EEPROM of the SDRAM
58 * The Atmel EEPROM uses 16Bit addressing.
59 ***************************************************************/
Dirk Eibach42b204f2013-04-25 02:40:01 +000060#define CONFIG_SYS_I2C
61#define CONFIG_SYS_I2C_PPC4XX
62#define CONFIG_SYS_I2C_PPC4XX_CH0
63#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
64#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenkc6097192002-11-03 00:24:07 +000065
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
67#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +020068#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020069#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
70#define CONFIG_ENV_SIZE 0x800 /* 2 kBytes may be used for env vars */
wdenkc6097192002-11-03 00:24:07 +000071
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
73#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
wdenkc6097192002-11-03 00:24:07 +000074 /* 64 byte page write mode using*/
75 /* last 6 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +000077
wdenkc6097192002-11-03 00:24:07 +000078/***************************************************************
79 * Definitions for Serial Presence Detect EEPROM address
80 * (to get SDRAM settings)
81 ***************************************************************/
82#define SPD_EEPROM_ADDRESS 0x50
83
wdenkda55c6e2004-01-20 23:12:12 +000084#define CONFIG_BOARD_EARLY_INIT_F
David Müller2e165b52011-12-22 13:38:20 +010085#define CONFIG_BOARD_EARLY_INIT_R
86
wdenkc6097192002-11-03 00:24:07 +000087/**************************************************************
88 * Environment definitions
89 **************************************************************/
90#define CONFIG_BAUDRATE 9600 /* STD Baudrate */
91
wdenkc6097192002-11-03 00:24:07 +000092/* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
Wolfgang Denk7b4e3472005-08-13 02:04:37 +020093/* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
wdenkc6097192002-11-03 00:24:07 +000094
wdenkb02744a2003-04-05 00:53:31 +000095#define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
wdenkc6097192002-11-03 00:24:07 +000096#define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
97
98#define CONFIG_IPADDR 10.0.0.100
99#define CONFIG_SERVERIP 10.0.0.1
100#define CONFIG_PREBOOT
101/***************************************************************
wdenkc6097192002-11-03 00:24:07 +0000102 * defines if an overwrite_console function exists
103 *************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000104/***************************************************************
105 * defines if the overwrite_console should be stored in the
106 * environment
107 **************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000108
109/**************************************************************
110 * loads config
111 *************************************************************/
112#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkc6097192002-11-03 00:24:07 +0000114
wdenk2c9b05d2003-09-10 22:30:53 +0000115#define CONFIG_MISC_INIT_R
wdenkc6097192002-11-03 00:24:07 +0000116/***********************************************************
117 * Miscellaneous configurable options
118 **********************************************************/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500120#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000122#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000124#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
126#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
127#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
130#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000131
Stefan Roese3ddce572010-09-20 16:05:31 +0200132#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roese3ddce572010-09-20 16:05:31 +0200133#define CONFIG_SYS_NS16550_SERIAL
134#define CONFIG_SYS_NS16550_REG_SIZE 1
135#define CONFIG_SYS_NS16550_CLK get_serial_clock()
136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
138#define CONFIG_SYS_BASE_BAUD 691200
wdenkc6097192002-11-03 00:24:07 +0000139
140/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_BAUDRATE_TABLE \
wdenkc6097192002-11-03 00:24:07 +0000142 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
143 57600, 115200, 230400, 460800, 921600 }
144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
146#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkc6097192002-11-03 00:24:07 +0000147
wdenkc6097192002-11-03 00:24:07 +0000148/*-----------------------------------------------------------------------
149 * PCI stuff
150 *-----------------------------------------------------------------------
151 */
152#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
153#define PCI_HOST_FORCE 1 /* configure as pci host */
154#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
155
Gabor Juhosb4458732013-05-30 07:06:12 +0000156#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc6097192002-11-03 00:24:07 +0000157#define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
wdenkc6097192002-11-03 00:24:07 +0000158 /* resource configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
160#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
161#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
162#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
163#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
164#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
165#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
166#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000167
168/*-----------------------------------------------------------------------
169 * Start addresses for the final memory configuration
170 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000172 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_SDRAM_BASE 0x00000000
174#define CONFIG_SYS_FLASH_BASE 0xFFF80000
175#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
176#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
177#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000178
179/*
180 * For booting Linux, the board info and command line data
181 * have to be in the first 8 MB of memory, since this is
182 * the maximum mapped by the Linux kernel during initialization.
183 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000185/*-----------------------------------------------------------------------
186 * FLASH organization
187 */
David Müller2e165b52011-12-22 13:38:20 +0100188#define CONFIG_SYS_UPDATE_FLASH_SIZE
189#define CONFIG_SYS_FLASH_PROTECTION
190#define CONFIG_SYS_FLASH_EMPTY_INFO
191
192#define CONFIG_SYS_FLASH_CFI
193#define CONFIG_FLASH_CFI_DRIVER
194
195#define CONFIG_FLASH_SHOW_PROGRESS 45
wdenkc6097192002-11-03 00:24:07 +0000196
David Müller2e165b52011-12-22 13:38:20 +0100197#define CONFIG_SYS_MAX_FLASH_BANKS 1
198#define CONFIG_SYS_MAX_FLASH_SECT 256
wdenkc6097192002-11-03 00:24:07 +0000199
wdenkc6097192002-11-03 00:24:07 +0000200/*
201 * Init Memory Controller:
202 */
wdenk2c9b05d2003-09-10 22:30:53 +0000203#define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
204#define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
205/* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
206#define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
wdenkc6097192002-11-03 00:24:07 +0000207
wdenkda55c6e2004-01-20 23:12:12 +0000208#define CONFIG_BOARD_EARLY_INIT_F
wdenkc6097192002-11-03 00:24:07 +0000209
210/* Configuration Port location */
211#define CONFIG_PORT_ADDR 0xF4000000
212#define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
213
wdenkc6097192002-11-03 00:24:07 +0000214/*-----------------------------------------------------------------------
215 * Definitions for initial stack pointer and data area (in On Chip SRAM)
216 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_TEMP_STACK_OCM 1
218#define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
219#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
220#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200221#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200222#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000224
wdenkc6097192002-11-03 00:24:07 +0000225/***********************************************************************
226 * External peripheral base address
227 ***********************************************************************/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
wdenkc6097192002-11-03 00:24:07 +0000229
230/***********************************************************************
231 * Last Stage Init
232 ***********************************************************************/
233#define CONFIG_LAST_STAGE_INIT
234/************************************************************
235 * Ethernet Stuff
236 ***********************************************************/
Ben Warren3a918a62008-10-27 23:50:15 -0700237#define CONFIG_PPC4xx_EMAC
wdenkc6097192002-11-03 00:24:07 +0000238#define CONFIG_MII 1 /* MII PHY management */
239#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenkc6097192002-11-03 00:24:07 +0000240/************************************************************
241 * RTC
242 ***********************************************************/
243#define CONFIG_RTC_MC146818
244#undef CONFIG_WATCHDOG /* watchdog disabled */
245
246/************************************************************
247 * IDE/ATA stuff
248 ************************************************************/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
250#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
wdenkc6097192002-11-03 00:24:07 +0000251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
253#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
254#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
255#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
256#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
257#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
wdenkc6097192002-11-03 00:24:07 +0000258
259#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
260#undef CONFIG_IDE_LED /* no led for ide supported */
261#define CONFIG_IDE_RESET /* reset for ide supported... */
262#define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
wdenk2c9b05d2003-09-10 22:30:53 +0000263#define CONFIG_SUPPORT_VFAT
wdenkc6097192002-11-03 00:24:07 +0000264
265/************************************************************
266 * ATAPI support (experimental)
267 ************************************************************/
268#define CONFIG_ATAPI /* enable ATAPI Support */
269
270/************************************************************
271 * SCSI support (experimental) only SYM53C8xx supported
272 ************************************************************/
273#define CONFIG_SCSI_SYM53C8XX
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_SCSI_MAX_LUN 8 /* number of supported LUNs */
275#define CONFIG_SYS_SCSI_MAX_SCSI_ID 7 /* maximum SCSI ID (0..6) */
276#define CONFIG_SYS_SCSI_MAX_DEVICE CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN /* maximum Target devices */
277#define CONFIG_SYS_SCSI_SPIN_UP_TIME 2
wdenkc6097192002-11-03 00:24:07 +0000278
279/************************************************************
280 * Disk-On-Chip configuration
281 ************************************************************/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
283#define CONFIG_SYS_DOC_SHORT_TIMEOUT
284#define CONFIG_SYS_DOC_SUPPORT_2000
285#define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
wdenkc6097192002-11-03 00:24:07 +0000286
287/************************************************************
288 * DISK Partition support
289 ************************************************************/
290#define CONFIG_DOS_PARTITION
291#define CONFIG_MAC_PARTITION
292#define CONFIG_ISO_PARTITION /* Experimental */
293
294/************************************************************
wdenkc6097192002-11-03 00:24:07 +0000295 * Video support
296 ************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000297#define CONFIG_VIDEO_LOGO
wdenkc6097192002-11-03 00:24:07 +0000298#define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
299
300/************************************************************
301 * USB support
302 ************************************************************/
303#define CONFIG_USB_UHCI
wdenkc6097192002-11-03 00:24:07 +0000304
305/* Enable needed helper functions */
wdenkc6097192002-11-03 00:24:07 +0000306
307/************************************************************
308 * Debug support
309 ************************************************************/
Jon Loeligercc1f0bb2007-07-08 14:49:44 -0500310#if defined(CONFIG_CMD_KGDB)
wdenkc6097192002-11-03 00:24:07 +0000311#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
wdenkc6097192002-11-03 00:24:07 +0000312#endif
313
314/************************************************************
wdenk4ea537d2003-12-07 18:32:37 +0000315 * support BZIP2 compression
316 ************************************************************/
317#define CONFIG_BZIP2 1
318
wdenkc6097192002-11-03 00:24:07 +0000319#endif /* __CONFIG_H */