Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2 | /* |
| 3 | * R8A77995 processor support - PFC hardware block. |
| 4 | * |
| 5 | * Copyright (C) 2017 Renesas Electronics Corp. |
| 6 | * |
Marek Vasut | 0e8e989 | 2021-04-26 22:04:11 +0200 | [diff] [blame] | 7 | * This file is based on the drivers/pinctrl/renesas/pfc-r8a7796.c |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 8 | * |
| 9 | * R-Car Gen3 processor support - PFC hardware block. |
| 10 | * |
| 11 | * Copyright (C) 2015 Renesas Electronics Corporation |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 12 | */ |
| 13 | |
| 14 | #include <common.h> |
| 15 | #include <dm.h> |
| 16 | #include <errno.h> |
| 17 | #include <dm/pinctrl.h> |
| 18 | #include <linux/kernel.h> |
| 19 | |
| 20 | #include "sh_pfc.h" |
| 21 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 22 | #define CPU_ALL_GP(fn, sfx) \ |
| 23 | PORT_GP_CFG_9(0, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN), \ |
| 24 | PORT_GP_CFG_32(1, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN), \ |
| 25 | PORT_GP_CFG_32(2, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN), \ |
Marek Vasut | f5ba8ca | 2023-09-17 16:08:46 +0200 | [diff] [blame] | 26 | PORT_GP_CFG_10(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE_18_33 | SH_PFC_PIN_CFG_PULL_UP_DOWN), \ |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 27 | PORT_GP_CFG_32(4, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN), \ |
| 28 | PORT_GP_CFG_21(5, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN), \ |
| 29 | PORT_GP_CFG_14(6, fn, sfx, SH_PFC_PIN_CFG_PULL_UP_DOWN) |
| 30 | |
| 31 | #define CPU_ALL_NOGP(fn) \ |
| 32 | PIN_NOGP_CFG(DU_DOTCLKIN0, "DU_DOTCLKIN0", fn, SH_PFC_PIN_CFG_PULL_DOWN), \ |
| 33 | PIN_NOGP_CFG(FSCLKST_N, "FSCLKST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \ |
| 34 | PIN_NOGP_CFG(MLB_REF, "MLB_REF", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \ |
| 35 | PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \ |
| 36 | PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP), \ |
| 37 | PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP), \ |
| 38 | PIN_NOGP_CFG(TMS, "TMS", fn, SH_PFC_PIN_CFG_PULL_UP), \ |
Marek Vasut | f5ba8ca | 2023-09-17 16:08:46 +0200 | [diff] [blame] | 39 | PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP), \ |
| 40 | PIN_NOGP_CFG(VDDQ_AVB0, "VDDQ_AVB0", fn, SH_PFC_PIN_CFG_IO_VOLTAGE_25_33) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 41 | |
| 42 | /* |
| 43 | * F_() : just information |
| 44 | * FM() : macro for FN_xxx / xxx_MARK |
| 45 | */ |
| 46 | |
| 47 | /* GPSR0 */ |
| 48 | #define GPSR0_8 F_(MLB_SIG, IP0_27_24) |
| 49 | #define GPSR0_7 F_(MLB_DAT, IP0_23_20) |
| 50 | #define GPSR0_6 F_(MLB_CLK, IP0_19_16) |
| 51 | #define GPSR0_5 F_(MSIOF2_RXD, IP0_15_12) |
| 52 | #define GPSR0_4 F_(MSIOF2_TXD, IP0_11_8) |
| 53 | #define GPSR0_3 F_(MSIOF2_SCK, IP0_7_4) |
| 54 | #define GPSR0_2 F_(IRQ0_A, IP0_3_0) |
| 55 | #define GPSR0_1 FM(USB0_OVC) |
| 56 | #define GPSR0_0 FM(USB0_PWEN) |
| 57 | |
| 58 | /* GPSR1 */ |
| 59 | #define GPSR1_31 F_(QPOLB, IP4_27_24) |
| 60 | #define GPSR1_30 F_(QPOLA, IP4_23_20) |
| 61 | #define GPSR1_29 F_(DU_CDE, IP4_19_16) |
| 62 | #define GPSR1_28 F_(DU_DISP_CDE, IP4_15_12) |
| 63 | #define GPSR1_27 F_(DU_DISP, IP4_11_8) |
| 64 | #define GPSR1_26 F_(DU_VSYNC, IP4_7_4) |
| 65 | #define GPSR1_25 F_(DU_HSYNC, IP4_3_0) |
| 66 | #define GPSR1_24 F_(DU_DOTCLKOUT0, IP3_31_28) |
| 67 | #define GPSR1_23 F_(DU_DR7, IP3_27_24) |
| 68 | #define GPSR1_22 F_(DU_DR6, IP3_23_20) |
| 69 | #define GPSR1_21 F_(DU_DR5, IP3_19_16) |
| 70 | #define GPSR1_20 F_(DU_DR4, IP3_15_12) |
| 71 | #define GPSR1_19 F_(DU_DR3, IP3_11_8) |
| 72 | #define GPSR1_18 F_(DU_DR2, IP3_7_4) |
| 73 | #define GPSR1_17 F_(DU_DR1, IP3_3_0) |
| 74 | #define GPSR1_16 F_(DU_DR0, IP2_31_28) |
| 75 | #define GPSR1_15 F_(DU_DG7, IP2_27_24) |
| 76 | #define GPSR1_14 F_(DU_DG6, IP2_23_20) |
| 77 | #define GPSR1_13 F_(DU_DG5, IP2_19_16) |
| 78 | #define GPSR1_12 F_(DU_DG4, IP2_15_12) |
| 79 | #define GPSR1_11 F_(DU_DG3, IP2_11_8) |
| 80 | #define GPSR1_10 F_(DU_DG2, IP2_7_4) |
| 81 | #define GPSR1_9 F_(DU_DG1, IP2_3_0) |
| 82 | #define GPSR1_8 F_(DU_DG0, IP1_31_28) |
| 83 | #define GPSR1_7 F_(DU_DB7, IP1_27_24) |
| 84 | #define GPSR1_6 F_(DU_DB6, IP1_23_20) |
| 85 | #define GPSR1_5 F_(DU_DB5, IP1_19_16) |
| 86 | #define GPSR1_4 F_(DU_DB4, IP1_15_12) |
| 87 | #define GPSR1_3 F_(DU_DB3, IP1_11_8) |
| 88 | #define GPSR1_2 F_(DU_DB2, IP1_7_4) |
| 89 | #define GPSR1_1 F_(DU_DB1, IP1_3_0) |
| 90 | #define GPSR1_0 F_(DU_DB0, IP0_31_28) |
| 91 | |
| 92 | /* GPSR2 */ |
| 93 | #define GPSR2_31 F_(NFCE_N, IP8_19_16) |
| 94 | #define GPSR2_30 F_(NFCLE, IP8_15_12) |
| 95 | #define GPSR2_29 F_(NFALE, IP8_11_8) |
| 96 | #define GPSR2_28 F_(VI4_CLKENB, IP8_7_4) |
| 97 | #define GPSR2_27 F_(VI4_FIELD, IP8_3_0) |
| 98 | #define GPSR2_26 F_(VI4_HSYNC_N, IP7_31_28) |
| 99 | #define GPSR2_25 F_(VI4_VSYNC_N, IP7_27_24) |
| 100 | #define GPSR2_24 F_(VI4_DATA23, IP7_23_20) |
| 101 | #define GPSR2_23 F_(VI4_DATA22, IP7_19_16) |
| 102 | #define GPSR2_22 F_(VI4_DATA21, IP7_15_12) |
| 103 | #define GPSR2_21 F_(VI4_DATA20, IP7_11_8) |
| 104 | #define GPSR2_20 F_(VI4_DATA19, IP7_7_4) |
| 105 | #define GPSR2_19 F_(VI4_DATA18, IP7_3_0) |
| 106 | #define GPSR2_18 F_(VI4_DATA17, IP6_31_28) |
| 107 | #define GPSR2_17 F_(VI4_DATA16, IP6_27_24) |
| 108 | #define GPSR2_16 F_(VI4_DATA15, IP6_23_20) |
| 109 | #define GPSR2_15 F_(VI4_DATA14, IP6_19_16) |
| 110 | #define GPSR2_14 F_(VI4_DATA13, IP6_15_12) |
| 111 | #define GPSR2_13 F_(VI4_DATA12, IP6_11_8) |
| 112 | #define GPSR2_12 F_(VI4_DATA11, IP6_7_4) |
| 113 | #define GPSR2_11 F_(VI4_DATA10, IP6_3_0) |
| 114 | #define GPSR2_10 F_(VI4_DATA9, IP5_31_28) |
| 115 | #define GPSR2_9 F_(VI4_DATA8, IP5_27_24) |
| 116 | #define GPSR2_8 F_(VI4_DATA7, IP5_23_20) |
| 117 | #define GPSR2_7 F_(VI4_DATA6, IP5_19_16) |
| 118 | #define GPSR2_6 F_(VI4_DATA5, IP5_15_12) |
| 119 | #define GPSR2_5 FM(VI4_DATA4) |
| 120 | #define GPSR2_4 F_(VI4_DATA3, IP5_11_8) |
| 121 | #define GPSR2_3 F_(VI4_DATA2, IP5_7_4) |
| 122 | #define GPSR2_2 F_(VI4_DATA1, IP5_3_0) |
| 123 | #define GPSR2_1 F_(VI4_DATA0, IP4_31_28) |
| 124 | #define GPSR2_0 FM(VI4_CLK) |
| 125 | |
| 126 | /* GPSR3 */ |
| 127 | #define GPSR3_9 F_(NFDATA7, IP9_31_28) |
| 128 | #define GPSR3_8 F_(NFDATA6, IP9_27_24) |
| 129 | #define GPSR3_7 F_(NFDATA5, IP9_23_20) |
| 130 | #define GPSR3_6 F_(NFDATA4, IP9_19_16) |
| 131 | #define GPSR3_5 F_(NFDATA3, IP9_15_12) |
| 132 | #define GPSR3_4 F_(NFDATA2, IP9_11_8) |
| 133 | #define GPSR3_3 F_(NFDATA1, IP9_7_4) |
| 134 | #define GPSR3_2 F_(NFDATA0, IP9_3_0) |
| 135 | #define GPSR3_1 F_(NFWE_N, IP8_31_28) |
| 136 | #define GPSR3_0 F_(NFRE_N, IP8_27_24) |
| 137 | |
| 138 | /* GPSR4 */ |
| 139 | #define GPSR4_31 F_(CAN0_RX_A, IP12_27_24) |
| 140 | #define GPSR4_30 F_(CAN1_TX_A, IP13_7_4) |
| 141 | #define GPSR4_29 F_(CAN1_RX_A, IP13_3_0) |
| 142 | #define GPSR4_28 F_(CAN0_TX_A, IP12_31_28) |
| 143 | #define GPSR4_27 FM(TX2) |
| 144 | #define GPSR4_26 FM(RX2) |
| 145 | #define GPSR4_25 F_(SCK2, IP12_11_8) |
| 146 | #define GPSR4_24 F_(TX1_A, IP12_7_4) |
| 147 | #define GPSR4_23 F_(RX1_A, IP12_3_0) |
| 148 | #define GPSR4_22 F_(SCK1_A, IP11_31_28) |
| 149 | #define GPSR4_21 F_(TX0_A, IP11_27_24) |
| 150 | #define GPSR4_20 F_(RX0_A, IP11_23_20) |
| 151 | #define GPSR4_19 F_(SCK0_A, IP11_19_16) |
| 152 | #define GPSR4_18 F_(MSIOF1_RXD, IP11_15_12) |
| 153 | #define GPSR4_17 F_(MSIOF1_TXD, IP11_11_8) |
| 154 | #define GPSR4_16 F_(MSIOF1_SCK, IP11_7_4) |
| 155 | #define GPSR4_15 FM(MSIOF0_RXD) |
| 156 | #define GPSR4_14 FM(MSIOF0_TXD) |
| 157 | #define GPSR4_13 FM(MSIOF0_SYNC) |
| 158 | #define GPSR4_12 FM(MSIOF0_SCK) |
| 159 | #define GPSR4_11 F_(SDA1, IP11_3_0) |
| 160 | #define GPSR4_10 F_(SCL1, IP10_31_28) |
| 161 | #define GPSR4_9 FM(SDA0) |
| 162 | #define GPSR4_8 FM(SCL0) |
| 163 | #define GPSR4_7 F_(SSI_WS4_A, IP10_27_24) |
| 164 | #define GPSR4_6 F_(SSI_SDATA4_A, IP10_23_20) |
| 165 | #define GPSR4_5 F_(SSI_SCK4_A, IP10_19_16) |
| 166 | #define GPSR4_4 F_(SSI_WS34, IP10_15_12) |
| 167 | #define GPSR4_3 F_(SSI_SDATA3, IP10_11_8) |
| 168 | #define GPSR4_2 F_(SSI_SCK34, IP10_7_4) |
| 169 | #define GPSR4_1 F_(AUDIO_CLKA, IP10_3_0) |
| 170 | #define GPSR4_0 F_(NFRB_N, IP8_23_20) |
| 171 | |
| 172 | /* GPSR5 */ |
| 173 | #define GPSR5_20 FM(AVB0_LINK) |
| 174 | #define GPSR5_19 FM(AVB0_PHY_INT) |
| 175 | #define GPSR5_18 FM(AVB0_MAGIC) |
| 176 | #define GPSR5_17 FM(AVB0_MDC) |
| 177 | #define GPSR5_16 FM(AVB0_MDIO) |
| 178 | #define GPSR5_15 FM(AVB0_TXCREFCLK) |
| 179 | #define GPSR5_14 FM(AVB0_TD3) |
| 180 | #define GPSR5_13 FM(AVB0_TD2) |
| 181 | #define GPSR5_12 FM(AVB0_TD1) |
| 182 | #define GPSR5_11 FM(AVB0_TD0) |
| 183 | #define GPSR5_10 FM(AVB0_TXC) |
| 184 | #define GPSR5_9 FM(AVB0_TX_CTL) |
| 185 | #define GPSR5_8 FM(AVB0_RD3) |
| 186 | #define GPSR5_7 FM(AVB0_RD2) |
| 187 | #define GPSR5_6 FM(AVB0_RD1) |
| 188 | #define GPSR5_5 FM(AVB0_RD0) |
| 189 | #define GPSR5_4 FM(AVB0_RXC) |
| 190 | #define GPSR5_3 FM(AVB0_RX_CTL) |
| 191 | #define GPSR5_2 F_(CAN_CLK, IP12_23_20) |
| 192 | #define GPSR5_1 F_(TPU0TO1_A, IP12_19_16) |
| 193 | #define GPSR5_0 F_(TPU0TO0_A, IP12_15_12) |
| 194 | |
| 195 | /* GPSR6 */ |
| 196 | #define GPSR6_13 FM(RPC_INT_N) |
| 197 | #define GPSR6_12 FM(RPC_RESET_N) |
| 198 | #define GPSR6_11 FM(QSPI1_SSL) |
| 199 | #define GPSR6_10 FM(QSPI1_IO3) |
| 200 | #define GPSR6_9 FM(QSPI1_IO2) |
| 201 | #define GPSR6_8 FM(QSPI1_MISO_IO1) |
| 202 | #define GPSR6_7 FM(QSPI1_MOSI_IO0) |
| 203 | #define GPSR6_6 FM(QSPI1_SPCLK) |
| 204 | #define GPSR6_5 FM(QSPI0_SSL) |
| 205 | #define GPSR6_4 FM(QSPI0_IO3) |
| 206 | #define GPSR6_3 FM(QSPI0_IO2) |
| 207 | #define GPSR6_2 FM(QSPI0_MISO_IO1) |
| 208 | #define GPSR6_1 FM(QSPI0_MOSI_IO0) |
| 209 | #define GPSR6_0 FM(QSPI0_SPCLK) |
| 210 | |
| 211 | /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */ |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 212 | #define IP0_3_0 FM(IRQ0_A) FM(MSIOF2_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 213 | #define IP0_7_4 FM(MSIOF2_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 214 | #define IP0_11_8 FM(MSIOF2_TXD) FM(SCL3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 215 | #define IP0_15_12 FM(MSIOF2_RXD) FM(SDA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 216 | #define IP0_19_16 FM(MLB_CLK) FM(MSIOF2_SYNC_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 217 | #define IP0_23_20 FM(MLB_DAT) FM(MSIOF2_SS1) FM(RX5_A) FM(SCL3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 218 | #define IP0_27_24 FM(MLB_SIG) FM(MSIOF2_SS2) FM(TX5_A) FM(SDA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 219 | #define IP0_31_28 FM(DU_DB0) FM(LCDOUT0) FM(MSIOF3_TXD_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 220 | #define IP1_3_0 FM(DU_DB1) FM(LCDOUT1) FM(MSIOF3_RXD_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 221 | #define IP1_7_4 FM(DU_DB2) FM(LCDOUT2) FM(IRQ0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 222 | #define IP1_11_8 FM(DU_DB3) FM(LCDOUT3) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 223 | #define IP1_15_12 FM(DU_DB4) FM(LCDOUT4) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 224 | #define IP1_19_16 FM(DU_DB5) FM(LCDOUT5) FM(TX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 225 | #define IP1_23_20 FM(DU_DB6) FM(LCDOUT6) FM(MSIOF3_SS1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 226 | #define IP1_27_24 FM(DU_DB7) FM(LCDOUT7) FM(MSIOF3_SS2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 227 | #define IP1_31_28 FM(DU_DG0) FM(LCDOUT8) FM(MSIOF3_SCK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 228 | #define IP2_3_0 FM(DU_DG1) FM(LCDOUT9) FM(MSIOF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 229 | #define IP2_7_4 FM(DU_DG2) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 230 | #define IP2_11_8 FM(DU_DG3) FM(LCDOUT11) FM(IRQ1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 231 | #define IP2_15_12 FM(DU_DG4) FM(LCDOUT12) FM(HSCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 232 | #define IP2_19_16 FM(DU_DG5) FM(LCDOUT13) FM(HTX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 233 | #define IP2_23_20 FM(DU_DG6) FM(LCDOUT14) FM(HRX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 234 | #define IP2_27_24 FM(DU_DG7) FM(LCDOUT15) FM(SCK4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 235 | #define IP2_31_28 FM(DU_DR0) FM(LCDOUT16) FM(RX4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 236 | #define IP3_3_0 FM(DU_DR1) FM(LCDOUT17) FM(TX4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 237 | #define IP3_7_4 FM(DU_DR2) FM(LCDOUT18) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 238 | #define IP3_11_8 FM(DU_DR3) FM(LCDOUT19) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 239 | #define IP3_15_12 FM(DU_DR4) FM(LCDOUT20) FM(TCLK2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 240 | #define IP3_19_16 FM(DU_DR5) FM(LCDOUT21) FM(NMI) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 241 | #define IP3_23_20 FM(DU_DR6) FM(LCDOUT22) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 242 | #define IP3_27_24 FM(DU_DR7) FM(LCDOUT23) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 243 | #define IP3_31_28 FM(DU_DOTCLKOUT0) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 244 | |
| 245 | /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */ |
| 246 | #define IP4_3_0 FM(DU_HSYNC) FM(QSTH_QHS) FM(IRQ3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 247 | #define IP4_7_4 FM(DU_VSYNC) FM(QSTVA_QVS) FM(IRQ4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 248 | #define IP4_11_8 FM(DU_DISP) FM(QSTVB_QVE) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 249 | #define IP4_15_12 FM(DU_DISP_CDE) FM(QCPV_QDE) FM(IRQ2_B) FM(DU_DOTCLKIN1)F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 250 | #define IP4_19_16 FM(DU_CDE) FM(QSTB_QHE) FM(SCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 251 | #define IP4_23_20 FM(QPOLA) F_(0, 0) FM(RX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 252 | #define IP4_27_24 FM(QPOLB) F_(0, 0) FM(TX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 253 | #define IP4_31_28 FM(VI4_DATA0) FM(PWM0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 254 | #define IP5_3_0 FM(VI4_DATA1) FM(PWM1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 255 | #define IP5_7_4 FM(VI4_DATA2) FM(PWM2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 256 | #define IP5_11_8 FM(VI4_DATA3) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 257 | #define IP5_15_12 FM(VI4_DATA5) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 258 | #define IP5_19_16 FM(VI4_DATA6) FM(IRQ2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 259 | #define IP5_23_20 FM(VI4_DATA7) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 260 | #define IP5_27_24 FM(VI4_DATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 261 | #define IP5_31_28 FM(VI4_DATA9) FM(MSIOF3_SS2_A) FM(IRQ1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 262 | #define IP6_3_0 FM(VI4_DATA10) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 263 | #define IP6_7_4 FM(VI4_DATA11) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 264 | #define IP6_11_8 FM(VI4_DATA12) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 265 | #define IP6_15_12 FM(VI4_DATA13) FM(MSIOF3_SS1_A) FM(HCTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 266 | #define IP6_19_16 FM(VI4_DATA14) FM(SSI_SCK4_B) FM(HRTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 267 | #define IP6_23_20 FM(VI4_DATA15) FM(SSI_SDATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 268 | #define IP6_27_24 FM(VI4_DATA16) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 269 | #define IP6_31_28 FM(VI4_DATA17) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 270 | #define IP7_3_0 FM(VI4_DATA18) FM(HSCK3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 271 | #define IP7_7_4 FM(VI4_DATA19) FM(SSI_WS4_B) F_(0, 0) F_(0, 0) FM(NFDATA15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 272 | #define IP7_11_8 FM(VI4_DATA20) FM(MSIOF3_SYNC_A) F_(0, 0) F_(0, 0) FM(NFDATA14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 273 | #define IP7_15_12 FM(VI4_DATA21) FM(MSIOF3_TXD_A) F_(0, 0) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 274 | #define IP7_19_16 FM(VI4_DATA22) FM(MSIOF3_RXD_A) F_(0, 0) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 275 | #define IP7_23_20 FM(VI4_DATA23) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 276 | #define IP7_27_24 FM(VI4_VSYNC_N) FM(SCK1_B) F_(0, 0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 277 | #define IP7_31_28 FM(VI4_HSYNC_N) FM(RX1_B) F_(0, 0) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 278 | |
| 279 | /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */ |
| 280 | #define IP8_3_0 FM(VI4_FIELD) FM(AUDIO_CLKB) FM(IRQ5_A) FM(SCIF_CLK) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 281 | #define IP8_7_4 FM(VI4_CLKENB) FM(TX1_B) F_(0, 0) F_(0, 0) FM(NFWP_N) FM(DVC_MUTE_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 282 | #define IP8_11_8 FM(NFALE) FM(SCL2_B) FM(IRQ3_B) FM(PWM0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 283 | #define IP8_15_12 FM(NFCLE) FM(SDA2_B) FM(SCK3_A) FM(PWM1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 284 | #define IP8_19_16 FM(NFCE_N) F_(0, 0) FM(RX3_A) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 285 | #define IP8_23_20 FM(NFRB_N) F_(0, 0) FM(TX3_A) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 286 | #define IP8_27_24 FM(NFRE_N) FM(MMC_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 287 | #define IP8_31_28 FM(NFWE_N) FM(MMC_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 288 | #define IP9_3_0 FM(NFDATA0) FM(MMC_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 289 | #define IP9_7_4 FM(NFDATA1) FM(MMC_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 290 | #define IP9_11_8 FM(NFDATA2) FM(MMC_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 291 | #define IP9_15_12 FM(NFDATA3) FM(MMC_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 292 | #define IP9_19_16 FM(NFDATA4) FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 293 | #define IP9_23_20 FM(NFDATA5) FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 294 | #define IP9_27_24 FM(NFDATA6) FM(MMC_D6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 295 | #define IP9_31_28 FM(NFDATA7) FM(MMC_D7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 296 | #define IP10_3_0 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(DVC_MUTE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 297 | #define IP10_7_4 FM(SSI_SCK34) FM(FSO_CFE_0_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 298 | #define IP10_11_8 FM(SSI_SDATA3) FM(FSO_CFE_1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 299 | #define IP10_15_12 FM(SSI_WS34) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 300 | #define IP10_19_16 FM(SSI_SCK4_A) FM(HSCK0) FM(AUDIO_CLKOUT) FM(CAN0_RX_B) FM(IRQ4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 301 | #define IP10_23_20 FM(SSI_SDATA4_A) FM(HTX0) FM(SCL2_A) FM(CAN1_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 302 | #define IP10_27_24 FM(SSI_WS4_A) FM(HRX0) FM(SDA2_A) FM(CAN1_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 303 | #define IP10_31_28 FM(SCL1) FM(CTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 304 | #define IP11_3_0 FM(SDA1) FM(RTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 305 | #define IP11_7_4 FM(MSIOF1_SCK) FM(AVB0_AVTP_PPS_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 306 | #define IP11_11_8 FM(MSIOF1_TXD) FM(AVB0_AVTP_CAPTURE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 307 | #define IP11_15_12 FM(MSIOF1_RXD) FM(AVB0_AVTP_MATCH_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 308 | #define IP11_19_16 FM(SCK0_A) FM(MSIOF1_SYNC) FM(FSO_CFE_0_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 309 | #define IP11_23_20 FM(RX0_A) FM(MSIOF0_SS1) FM(FSO_CFE_1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 310 | #define IP11_27_24 FM(TX0_A) FM(MSIOF0_SS2) FM(FSO_TOE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 311 | #define IP11_31_28 FM(SCK1_A) FM(MSIOF1_SS2) FM(TPU0TO2_B) FM(CAN0_TX_B) FM(AUDIO_CLKOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 312 | |
| 313 | /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */ |
| 314 | #define IP12_3_0 FM(RX1_A) FM(CTS0_N) FM(TPU0TO0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 315 | #define IP12_7_4 FM(TX1_A) FM(RTS0_N) FM(TPU0TO1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 316 | #define IP12_11_8 FM(SCK2) FM(MSIOF1_SS1) FM(TPU0TO3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 317 | #define IP12_15_12 FM(TPU0TO0_A) FM(AVB0_AVTP_CAPTURE_A) FM(HCTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 318 | #define IP12_19_16 FM(TPU0TO1_A) FM(AVB0_AVTP_MATCH_A) FM(HRTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 319 | #define IP12_23_20 FM(CAN_CLK) FM(AVB0_AVTP_PPS_A) FM(SCK0_B) FM(IRQ5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 320 | #define IP12_27_24 FM(CAN0_RX_A) FM(CANFD0_RX) FM(RX0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 321 | #define IP12_31_28 FM(CAN0_TX_A) FM(CANFD0_TX) FM(TX0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 322 | #define IP13_3_0 FM(CAN1_RX_A) FM(CANFD1_RX) FM(TPU0TO2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 323 | #define IP13_7_4 FM(CAN1_TX_A) FM(CANFD1_TX) FM(TPU0TO3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) |
| 324 | |
| 325 | #define PINMUX_GPSR \ |
| 326 | \ |
| 327 | GPSR1_31 GPSR2_31 GPSR4_31 \ |
| 328 | GPSR1_30 GPSR2_30 GPSR4_30 \ |
| 329 | GPSR1_29 GPSR2_29 GPSR4_29 \ |
| 330 | GPSR1_28 GPSR2_28 GPSR4_28 \ |
| 331 | GPSR1_27 GPSR2_27 GPSR4_27 \ |
| 332 | GPSR1_26 GPSR2_26 GPSR4_26 \ |
| 333 | GPSR1_25 GPSR2_25 GPSR4_25 \ |
| 334 | GPSR1_24 GPSR2_24 GPSR4_24 \ |
| 335 | GPSR1_23 GPSR2_23 GPSR4_23 \ |
| 336 | GPSR1_22 GPSR2_22 GPSR4_22 \ |
| 337 | GPSR1_21 GPSR2_21 GPSR4_21 \ |
| 338 | GPSR1_20 GPSR2_20 GPSR4_20 GPSR5_20 \ |
| 339 | GPSR1_19 GPSR2_19 GPSR4_19 GPSR5_19 \ |
| 340 | GPSR1_18 GPSR2_18 GPSR4_18 GPSR5_18 \ |
| 341 | GPSR1_17 GPSR2_17 GPSR4_17 GPSR5_17 \ |
| 342 | GPSR1_16 GPSR2_16 GPSR4_16 GPSR5_16 \ |
| 343 | GPSR1_15 GPSR2_15 GPSR4_15 GPSR5_15 \ |
| 344 | GPSR1_14 GPSR2_14 GPSR4_14 GPSR5_14 \ |
| 345 | GPSR1_13 GPSR2_13 GPSR4_13 GPSR5_13 GPSR6_13 \ |
| 346 | GPSR1_12 GPSR2_12 GPSR4_12 GPSR5_12 GPSR6_12 \ |
| 347 | GPSR1_11 GPSR2_11 GPSR4_11 GPSR5_11 GPSR6_11 \ |
| 348 | GPSR1_10 GPSR2_10 GPSR4_10 GPSR5_10 GPSR6_10 \ |
| 349 | GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \ |
| 350 | GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \ |
| 351 | GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \ |
| 352 | GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \ |
| 353 | GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \ |
| 354 | GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \ |
| 355 | GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \ |
| 356 | GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \ |
| 357 | GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \ |
| 358 | GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 |
| 359 | |
| 360 | #define PINMUX_IPSR \ |
| 361 | \ |
| 362 | FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \ |
| 363 | FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \ |
| 364 | FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \ |
| 365 | FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \ |
| 366 | FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \ |
| 367 | FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \ |
| 368 | FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \ |
| 369 | FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \ |
| 370 | \ |
| 371 | FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \ |
| 372 | FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \ |
| 373 | FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \ |
| 374 | FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \ |
| 375 | FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \ |
| 376 | FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \ |
| 377 | FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \ |
| 378 | FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \ |
| 379 | \ |
| 380 | FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \ |
| 381 | FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \ |
| 382 | FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \ |
| 383 | FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \ |
| 384 | FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \ |
| 385 | FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \ |
| 386 | FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \ |
| 387 | FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \ |
| 388 | \ |
| 389 | FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 \ |
| 390 | FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 \ |
| 391 | FM(IP12_11_8) IP12_11_8 \ |
| 392 | FM(IP12_15_12) IP12_15_12 \ |
| 393 | FM(IP12_19_16) IP12_19_16 \ |
| 394 | FM(IP12_23_20) IP12_23_20 \ |
| 395 | FM(IP12_27_24) IP12_27_24 \ |
| 396 | FM(IP12_31_28) IP12_31_28 \ |
| 397 | |
Marek Vasut | 88e81ec | 2019-03-04 22:39:51 +0100 | [diff] [blame] | 398 | /* The bit numbering in MOD_SEL fields is reversed */ |
| 399 | #define REV4(f0, f1, f2, f3) f0 f2 f1 f3 |
| 400 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 401 | /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ |
| 402 | #define MOD_SEL0_30 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) |
| 403 | #define MOD_SEL0_29 FM(SEL_I2C3_0) FM(SEL_I2C3_1) |
| 404 | #define MOD_SEL0_28 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1) |
| 405 | #define MOD_SEL0_27 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) |
| 406 | #define MOD_SEL0_26 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) |
| 407 | #define MOD_SEL0_25 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) |
Marek Vasut | 88e81ec | 2019-03-04 22:39:51 +0100 | [diff] [blame] | 408 | #define MOD_SEL0_24_23 REV4(FM(SEL_PWM0_0), FM(SEL_PWM0_1), FM(SEL_PWM0_2), F_(0, 0)) |
| 409 | #define MOD_SEL0_22_21 REV4(FM(SEL_PWM1_0), FM(SEL_PWM1_1), FM(SEL_PWM1_2), F_(0, 0)) |
| 410 | #define MOD_SEL0_20_19 REV4(FM(SEL_PWM2_0), FM(SEL_PWM2_1), FM(SEL_PWM2_2), F_(0, 0)) |
| 411 | #define MOD_SEL0_18_17 REV4(FM(SEL_PWM3_0), FM(SEL_PWM3_1), FM(SEL_PWM3_2), F_(0, 0)) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 412 | #define MOD_SEL0_15 FM(SEL_IRQ_0_0) FM(SEL_IRQ_0_1) |
| 413 | #define MOD_SEL0_14 FM(SEL_IRQ_1_0) FM(SEL_IRQ_1_1) |
| 414 | #define MOD_SEL0_13 FM(SEL_IRQ_2_0) FM(SEL_IRQ_2_1) |
| 415 | #define MOD_SEL0_12 FM(SEL_IRQ_3_0) FM(SEL_IRQ_3_1) |
| 416 | #define MOD_SEL0_11 FM(SEL_IRQ_4_0) FM(SEL_IRQ_4_1) |
| 417 | #define MOD_SEL0_10 FM(SEL_IRQ_5_0) FM(SEL_IRQ_5_1) |
| 418 | #define MOD_SEL0_5 FM(SEL_TMU_0_0) FM(SEL_TMU_0_1) |
| 419 | #define MOD_SEL0_4 FM(SEL_TMU_1_0) FM(SEL_TMU_1_1) |
| 420 | #define MOD_SEL0_3 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1) |
| 421 | #define MOD_SEL0_2 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1) |
| 422 | #define MOD_SEL0_1 FM(SEL_SCU_0) FM(SEL_SCU_1) |
| 423 | #define MOD_SEL0_0 FM(SEL_RFSO_0) FM(SEL_RFSO_1) |
| 424 | |
| 425 | #define MOD_SEL1_31 FM(SEL_CAN0_0) FM(SEL_CAN0_1) |
| 426 | #define MOD_SEL1_30 FM(SEL_CAN1_0) FM(SEL_CAN1_1) |
| 427 | #define MOD_SEL1_29 FM(SEL_I2C2_0) FM(SEL_I2C2_1) |
| 428 | #define MOD_SEL1_28 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1) |
| 429 | #define MOD_SEL1_27 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1) |
| 430 | #define MOD_SEL1_26 FM(SEL_SSIF4_0) FM(SEL_SSIF4_1) |
| 431 | |
| 432 | |
| 433 | #define PINMUX_MOD_SELS \ |
| 434 | \ |
| 435 | MOD_SEL1_31 \ |
| 436 | MOD_SEL0_30 MOD_SEL1_30 \ |
| 437 | MOD_SEL0_29 MOD_SEL1_29 \ |
| 438 | MOD_SEL0_28 MOD_SEL1_28 \ |
| 439 | MOD_SEL0_27 MOD_SEL1_27 \ |
| 440 | MOD_SEL0_26 MOD_SEL1_26 \ |
| 441 | MOD_SEL0_25 \ |
| 442 | MOD_SEL0_24_23 \ |
| 443 | MOD_SEL0_22_21 \ |
| 444 | MOD_SEL0_20_19 \ |
| 445 | MOD_SEL0_18_17 \ |
| 446 | MOD_SEL0_15 \ |
| 447 | MOD_SEL0_14 \ |
| 448 | MOD_SEL0_13 \ |
| 449 | MOD_SEL0_12 \ |
| 450 | MOD_SEL0_11 \ |
| 451 | MOD_SEL0_10 \ |
| 452 | MOD_SEL0_5 \ |
| 453 | MOD_SEL0_4 \ |
| 454 | MOD_SEL0_3 \ |
| 455 | MOD_SEL0_2 \ |
| 456 | MOD_SEL0_1 \ |
| 457 | MOD_SEL0_0 |
| 458 | |
| 459 | enum { |
| 460 | PINMUX_RESERVED = 0, |
| 461 | |
| 462 | PINMUX_DATA_BEGIN, |
| 463 | GP_ALL(DATA), |
| 464 | PINMUX_DATA_END, |
| 465 | |
| 466 | #define F_(x, y) |
| 467 | #define FM(x) FN_##x, |
| 468 | PINMUX_FUNCTION_BEGIN, |
| 469 | GP_ALL(FN), |
| 470 | PINMUX_GPSR |
| 471 | PINMUX_IPSR |
| 472 | PINMUX_MOD_SELS |
| 473 | PINMUX_FUNCTION_END, |
| 474 | #undef F_ |
| 475 | #undef FM |
| 476 | |
| 477 | #define F_(x, y) |
| 478 | #define FM(x) x##_MARK, |
| 479 | PINMUX_MARK_BEGIN, |
| 480 | PINMUX_GPSR |
| 481 | PINMUX_IPSR |
| 482 | PINMUX_MOD_SELS |
| 483 | PINMUX_MARK_END, |
| 484 | #undef F_ |
| 485 | #undef FM |
| 486 | }; |
| 487 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 488 | static const u16 pinmux_data[] = { |
| 489 | PINMUX_DATA_GP_ALL(), |
| 490 | |
| 491 | PINMUX_SINGLE(USB0_OVC), |
| 492 | PINMUX_SINGLE(USB0_PWEN), |
| 493 | PINMUX_SINGLE(VI4_DATA4), |
| 494 | PINMUX_SINGLE(VI4_CLK), |
| 495 | PINMUX_SINGLE(TX2), |
| 496 | PINMUX_SINGLE(RX2), |
| 497 | PINMUX_SINGLE(AVB0_LINK), |
| 498 | PINMUX_SINGLE(AVB0_PHY_INT), |
| 499 | PINMUX_SINGLE(AVB0_MAGIC), |
| 500 | PINMUX_SINGLE(AVB0_MDC), |
| 501 | PINMUX_SINGLE(AVB0_MDIO), |
| 502 | PINMUX_SINGLE(AVB0_TXCREFCLK), |
| 503 | PINMUX_SINGLE(AVB0_TD3), |
| 504 | PINMUX_SINGLE(AVB0_TD2), |
| 505 | PINMUX_SINGLE(AVB0_TD1), |
| 506 | PINMUX_SINGLE(AVB0_TD0), |
| 507 | PINMUX_SINGLE(AVB0_TXC), |
| 508 | PINMUX_SINGLE(AVB0_TX_CTL), |
| 509 | PINMUX_SINGLE(AVB0_RD3), |
| 510 | PINMUX_SINGLE(AVB0_RD2), |
| 511 | PINMUX_SINGLE(AVB0_RD1), |
| 512 | PINMUX_SINGLE(AVB0_RD0), |
| 513 | PINMUX_SINGLE(AVB0_RXC), |
| 514 | PINMUX_SINGLE(AVB0_RX_CTL), |
| 515 | PINMUX_SINGLE(RPC_INT_N), |
| 516 | PINMUX_SINGLE(RPC_RESET_N), |
| 517 | PINMUX_SINGLE(QSPI1_SSL), |
| 518 | PINMUX_SINGLE(QSPI1_IO3), |
| 519 | PINMUX_SINGLE(QSPI1_IO2), |
| 520 | PINMUX_SINGLE(QSPI1_MISO_IO1), |
| 521 | PINMUX_SINGLE(QSPI1_MOSI_IO0), |
| 522 | PINMUX_SINGLE(QSPI1_SPCLK), |
| 523 | PINMUX_SINGLE(QSPI0_SSL), |
| 524 | PINMUX_SINGLE(QSPI0_IO3), |
| 525 | PINMUX_SINGLE(QSPI0_IO2), |
| 526 | PINMUX_SINGLE(QSPI0_MISO_IO1), |
| 527 | PINMUX_SINGLE(QSPI0_MOSI_IO0), |
| 528 | PINMUX_SINGLE(QSPI0_SPCLK), |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 529 | PINMUX_SINGLE(SCL0), |
| 530 | PINMUX_SINGLE(SDA0), |
Marek Vasut | 88e81ec | 2019-03-04 22:39:51 +0100 | [diff] [blame] | 531 | PINMUX_SINGLE(MSIOF0_RXD), |
| 532 | PINMUX_SINGLE(MSIOF0_TXD), |
| 533 | PINMUX_SINGLE(MSIOF0_SYNC), |
| 534 | PINMUX_SINGLE(MSIOF0_SCK), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 535 | |
| 536 | /* IPSR0 */ |
| 537 | PINMUX_IPSR_MSEL(IP0_3_0, IRQ0_A, SEL_IRQ_0_0), |
| 538 | PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 539 | |
| 540 | PINMUX_IPSR_GPSR(IP0_7_4, MSIOF2_SCK), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 541 | |
| 542 | PINMUX_IPSR_GPSR(IP0_11_8, MSIOF2_TXD), |
| 543 | PINMUX_IPSR_MSEL(IP0_11_8, SCL3_A, SEL_I2C3_0), |
| 544 | |
| 545 | PINMUX_IPSR_GPSR(IP0_15_12, MSIOF2_RXD), |
| 546 | PINMUX_IPSR_MSEL(IP0_15_12, SDA3_A, SEL_I2C3_0), |
| 547 | |
| 548 | PINMUX_IPSR_GPSR(IP0_19_16, MLB_CLK), |
| 549 | PINMUX_IPSR_MSEL(IP0_19_16, MSIOF2_SYNC_A, SEL_MSIOF2_0), |
| 550 | PINMUX_IPSR_MSEL(IP0_19_16, SCK5_A, SEL_SCIF5_0), |
| 551 | |
| 552 | PINMUX_IPSR_GPSR(IP0_23_20, MLB_DAT), |
| 553 | PINMUX_IPSR_GPSR(IP0_23_20, MSIOF2_SS1), |
| 554 | PINMUX_IPSR_MSEL(IP0_23_20, RX5_A, SEL_SCIF5_0), |
| 555 | PINMUX_IPSR_MSEL(IP0_23_20, SCL3_B, SEL_I2C3_1), |
| 556 | |
| 557 | PINMUX_IPSR_GPSR(IP0_27_24, MLB_SIG), |
| 558 | PINMUX_IPSR_GPSR(IP0_27_24, MSIOF2_SS2), |
| 559 | PINMUX_IPSR_MSEL(IP0_27_24, TX5_A, SEL_SCIF5_0), |
| 560 | PINMUX_IPSR_MSEL(IP0_27_24, SDA3_B, SEL_I2C3_1), |
| 561 | |
| 562 | PINMUX_IPSR_GPSR(IP0_31_28, DU_DB0), |
| 563 | PINMUX_IPSR_GPSR(IP0_31_28, LCDOUT0), |
| 564 | PINMUX_IPSR_MSEL(IP0_31_28, MSIOF3_TXD_B, SEL_MSIOF3_1), |
| 565 | |
| 566 | /* IPSR1 */ |
| 567 | PINMUX_IPSR_GPSR(IP1_3_0, DU_DB1), |
| 568 | PINMUX_IPSR_GPSR(IP1_3_0, LCDOUT1), |
| 569 | PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_RXD_B, SEL_MSIOF3_1), |
| 570 | |
| 571 | PINMUX_IPSR_GPSR(IP1_7_4, DU_DB2), |
| 572 | PINMUX_IPSR_GPSR(IP1_7_4, LCDOUT2), |
| 573 | PINMUX_IPSR_MSEL(IP1_7_4, IRQ0_B, SEL_IRQ_0_1), |
| 574 | |
| 575 | PINMUX_IPSR_GPSR(IP1_11_8, DU_DB3), |
| 576 | PINMUX_IPSR_GPSR(IP1_11_8, LCDOUT3), |
| 577 | PINMUX_IPSR_MSEL(IP1_11_8, SCK5_B, SEL_SCIF5_1), |
| 578 | |
| 579 | PINMUX_IPSR_GPSR(IP1_15_12, DU_DB4), |
| 580 | PINMUX_IPSR_GPSR(IP1_15_12, LCDOUT4), |
| 581 | PINMUX_IPSR_MSEL(IP1_15_12, RX5_B, SEL_SCIF5_1), |
| 582 | |
| 583 | PINMUX_IPSR_GPSR(IP1_19_16, DU_DB5), |
| 584 | PINMUX_IPSR_GPSR(IP1_19_16, LCDOUT5), |
| 585 | PINMUX_IPSR_MSEL(IP1_19_16, TX5_B, SEL_SCIF5_1), |
| 586 | |
| 587 | PINMUX_IPSR_GPSR(IP1_23_20, DU_DB6), |
| 588 | PINMUX_IPSR_GPSR(IP1_23_20, LCDOUT6), |
| 589 | PINMUX_IPSR_MSEL(IP1_23_20, MSIOF3_SS1_B, SEL_MSIOF3_1), |
| 590 | |
| 591 | PINMUX_IPSR_GPSR(IP1_27_24, DU_DB7), |
| 592 | PINMUX_IPSR_GPSR(IP1_27_24, LCDOUT7), |
| 593 | PINMUX_IPSR_MSEL(IP1_27_24, MSIOF3_SS2_B, SEL_MSIOF3_1), |
| 594 | |
| 595 | PINMUX_IPSR_GPSR(IP1_31_28, DU_DG0), |
| 596 | PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT8), |
| 597 | PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SCK_B, SEL_MSIOF3_1), |
| 598 | |
| 599 | /* IPSR2 */ |
| 600 | PINMUX_IPSR_GPSR(IP2_3_0, DU_DG1), |
| 601 | PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT9), |
| 602 | PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_SYNC_B, SEL_MSIOF3_1), |
| 603 | |
| 604 | PINMUX_IPSR_GPSR(IP2_7_4, DU_DG2), |
| 605 | PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT10), |
| 606 | |
| 607 | PINMUX_IPSR_GPSR(IP2_11_8, DU_DG3), |
| 608 | PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT11), |
| 609 | PINMUX_IPSR_MSEL(IP2_11_8, IRQ1_A, SEL_IRQ_1_0), |
| 610 | |
| 611 | PINMUX_IPSR_GPSR(IP2_15_12, DU_DG4), |
| 612 | PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT12), |
| 613 | PINMUX_IPSR_MSEL(IP2_15_12, HSCK3_B, SEL_HSCIF3_1), |
| 614 | |
| 615 | PINMUX_IPSR_GPSR(IP2_19_16, DU_DG5), |
| 616 | PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT13), |
| 617 | PINMUX_IPSR_MSEL(IP2_19_16, HTX3_B, SEL_HSCIF3_1), |
| 618 | |
| 619 | PINMUX_IPSR_GPSR(IP2_23_20, DU_DG6), |
| 620 | PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT14), |
| 621 | PINMUX_IPSR_MSEL(IP2_23_20, HRX3_B, SEL_HSCIF3_1), |
| 622 | |
| 623 | PINMUX_IPSR_GPSR(IP2_27_24, DU_DG7), |
| 624 | PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT15), |
| 625 | PINMUX_IPSR_MSEL(IP2_27_24, SCK4_B, SEL_SCIF4_1), |
| 626 | |
| 627 | PINMUX_IPSR_GPSR(IP2_31_28, DU_DR0), |
| 628 | PINMUX_IPSR_GPSR(IP2_31_28, LCDOUT16), |
| 629 | PINMUX_IPSR_MSEL(IP2_31_28, RX4_B, SEL_SCIF4_1), |
| 630 | |
| 631 | /* IPSR3 */ |
| 632 | PINMUX_IPSR_GPSR(IP3_3_0, DU_DR1), |
| 633 | PINMUX_IPSR_GPSR(IP3_3_0, LCDOUT17), |
| 634 | PINMUX_IPSR_MSEL(IP3_3_0, TX4_B, SEL_SCIF4_1), |
| 635 | |
| 636 | PINMUX_IPSR_GPSR(IP3_7_4, DU_DR2), |
| 637 | PINMUX_IPSR_GPSR(IP3_7_4, LCDOUT18), |
| 638 | PINMUX_IPSR_MSEL(IP3_7_4, PWM0_B, SEL_PWM0_2), |
| 639 | |
| 640 | PINMUX_IPSR_GPSR(IP3_11_8, DU_DR3), |
| 641 | PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT19), |
| 642 | PINMUX_IPSR_MSEL(IP3_11_8, PWM1_B, SEL_PWM1_2), |
| 643 | |
| 644 | PINMUX_IPSR_GPSR(IP3_15_12, DU_DR4), |
| 645 | PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT20), |
| 646 | PINMUX_IPSR_MSEL(IP3_15_12, TCLK2_B, SEL_TMU_0_1), |
| 647 | |
| 648 | PINMUX_IPSR_GPSR(IP3_19_16, DU_DR5), |
| 649 | PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT21), |
| 650 | PINMUX_IPSR_GPSR(IP3_19_16, NMI), |
| 651 | |
| 652 | PINMUX_IPSR_GPSR(IP3_23_20, DU_DR6), |
| 653 | PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT22), |
| 654 | PINMUX_IPSR_MSEL(IP3_23_20, PWM2_B, SEL_PWM2_2), |
| 655 | |
| 656 | PINMUX_IPSR_GPSR(IP3_27_24, DU_DR7), |
| 657 | PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT23), |
| 658 | PINMUX_IPSR_MSEL(IP3_27_24, TCLK1_B, SEL_TMU_1_1), |
| 659 | |
| 660 | PINMUX_IPSR_GPSR(IP3_31_28, DU_DOTCLKOUT0), |
| 661 | PINMUX_IPSR_GPSR(IP3_31_28, QCLK), |
| 662 | |
| 663 | /* IPSR4 */ |
| 664 | PINMUX_IPSR_GPSR(IP4_3_0, DU_HSYNC), |
| 665 | PINMUX_IPSR_GPSR(IP4_3_0, QSTH_QHS), |
| 666 | PINMUX_IPSR_MSEL(IP4_3_0, IRQ3_A, SEL_IRQ_3_0), |
| 667 | |
| 668 | PINMUX_IPSR_GPSR(IP4_7_4, DU_VSYNC), |
| 669 | PINMUX_IPSR_GPSR(IP4_7_4, QSTVA_QVS), |
| 670 | PINMUX_IPSR_MSEL(IP4_7_4, IRQ4_A, SEL_IRQ_4_0), |
| 671 | |
| 672 | PINMUX_IPSR_GPSR(IP4_11_8, DU_DISP), |
| 673 | PINMUX_IPSR_GPSR(IP4_11_8, QSTVB_QVE), |
| 674 | PINMUX_IPSR_MSEL(IP4_11_8, PWM3_B, SEL_PWM3_2), |
| 675 | |
| 676 | PINMUX_IPSR_GPSR(IP4_15_12, DU_DISP_CDE), |
| 677 | PINMUX_IPSR_GPSR(IP4_15_12, QCPV_QDE), |
| 678 | PINMUX_IPSR_MSEL(IP4_15_12, IRQ2_B, SEL_IRQ_2_1), |
| 679 | PINMUX_IPSR_GPSR(IP4_15_12, DU_DOTCLKIN1), |
| 680 | |
| 681 | PINMUX_IPSR_GPSR(IP4_19_16, DU_CDE), |
| 682 | PINMUX_IPSR_GPSR(IP4_19_16, QSTB_QHE), |
| 683 | PINMUX_IPSR_MSEL(IP4_19_16, SCK3_B, SEL_SCIF3_1), |
| 684 | |
| 685 | PINMUX_IPSR_GPSR(IP4_23_20, QPOLA), |
| 686 | PINMUX_IPSR_MSEL(IP4_23_20, RX3_B, SEL_SCIF3_1), |
| 687 | |
| 688 | PINMUX_IPSR_GPSR(IP4_27_24, QPOLB), |
| 689 | PINMUX_IPSR_MSEL(IP4_27_24, TX3_B, SEL_SCIF3_1), |
| 690 | |
| 691 | PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA0), |
| 692 | PINMUX_IPSR_MSEL(IP4_31_28, PWM0_A, SEL_PWM0_0), |
| 693 | |
| 694 | /* IPSR5 */ |
| 695 | PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA1), |
| 696 | PINMUX_IPSR_MSEL(IP5_3_0, PWM1_A, SEL_PWM1_0), |
| 697 | |
| 698 | PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA2), |
| 699 | PINMUX_IPSR_MSEL(IP5_7_4, PWM2_A, SEL_PWM2_0), |
| 700 | |
| 701 | PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA3), |
| 702 | PINMUX_IPSR_MSEL(IP5_11_8, PWM3_A, SEL_PWM3_0), |
| 703 | |
| 704 | PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA5), |
| 705 | PINMUX_IPSR_MSEL(IP5_15_12, SCK4_A, SEL_SCIF4_0), |
| 706 | |
| 707 | PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA6), |
| 708 | PINMUX_IPSR_MSEL(IP5_19_16, IRQ2_A, SEL_IRQ_2_0), |
| 709 | |
| 710 | PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA7), |
| 711 | PINMUX_IPSR_MSEL(IP5_23_20, TCLK2_A, SEL_TMU_0_0), |
| 712 | |
| 713 | PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA8), |
| 714 | |
| 715 | PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA9), |
| 716 | PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_SS2_A, SEL_MSIOF3_0), |
| 717 | PINMUX_IPSR_MSEL(IP5_31_28, IRQ1_B, SEL_IRQ_1_1), |
| 718 | |
| 719 | /* IPSR6 */ |
| 720 | PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA10), |
| 721 | PINMUX_IPSR_MSEL(IP6_3_0, RX4_A, SEL_SCIF4_0), |
| 722 | |
| 723 | PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA11), |
| 724 | PINMUX_IPSR_MSEL(IP6_7_4, TX4_A, SEL_SCIF4_0), |
| 725 | |
| 726 | PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA12), |
| 727 | PINMUX_IPSR_MSEL(IP6_11_8, TCLK1_A, SEL_TMU_1_0), |
| 728 | |
| 729 | PINMUX_IPSR_GPSR(IP6_15_12, VI4_DATA13), |
| 730 | PINMUX_IPSR_MSEL(IP6_15_12, MSIOF3_SS1_A, SEL_MSIOF3_0), |
| 731 | PINMUX_IPSR_GPSR(IP6_15_12, HCTS3_N), |
| 732 | |
| 733 | PINMUX_IPSR_GPSR(IP6_19_16, VI4_DATA14), |
| 734 | PINMUX_IPSR_MSEL(IP6_19_16, SSI_SCK4_B, SEL_SSIF4_1), |
| 735 | PINMUX_IPSR_GPSR(IP6_19_16, HRTS3_N), |
| 736 | |
| 737 | PINMUX_IPSR_GPSR(IP6_23_20, VI4_DATA15), |
| 738 | PINMUX_IPSR_MSEL(IP6_23_20, SSI_SDATA4_B, SEL_SSIF4_1), |
| 739 | |
| 740 | PINMUX_IPSR_GPSR(IP6_27_24, VI4_DATA16), |
| 741 | PINMUX_IPSR_MSEL(IP6_27_24, HRX3_A, SEL_HSCIF3_0), |
| 742 | |
| 743 | PINMUX_IPSR_GPSR(IP6_31_28, VI4_DATA17), |
| 744 | PINMUX_IPSR_MSEL(IP6_31_28, HTX3_A, SEL_HSCIF3_0), |
| 745 | |
| 746 | /* IPSR7 */ |
| 747 | PINMUX_IPSR_GPSR(IP7_3_0, VI4_DATA18), |
| 748 | PINMUX_IPSR_MSEL(IP7_3_0, HSCK3_A, SEL_HSCIF3_0), |
| 749 | |
| 750 | PINMUX_IPSR_GPSR(IP7_7_4, VI4_DATA19), |
| 751 | PINMUX_IPSR_MSEL(IP7_7_4, SSI_WS4_B, SEL_SSIF4_1), |
| 752 | PINMUX_IPSR_GPSR(IP7_7_4, NFDATA15), |
| 753 | |
| 754 | PINMUX_IPSR_GPSR(IP7_11_8, VI4_DATA20), |
| 755 | PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SYNC_A, SEL_MSIOF3_0), |
| 756 | PINMUX_IPSR_GPSR(IP7_11_8, NFDATA14), |
| 757 | |
| 758 | PINMUX_IPSR_GPSR(IP7_15_12, VI4_DATA21), |
| 759 | PINMUX_IPSR_MSEL(IP7_15_12, MSIOF3_TXD_A, SEL_MSIOF3_0), |
| 760 | |
| 761 | PINMUX_IPSR_GPSR(IP7_15_12, NFDATA13), |
| 762 | PINMUX_IPSR_GPSR(IP7_19_16, VI4_DATA22), |
| 763 | PINMUX_IPSR_MSEL(IP7_19_16, MSIOF3_RXD_A, SEL_MSIOF3_0), |
| 764 | |
| 765 | PINMUX_IPSR_GPSR(IP7_19_16, NFDATA12), |
| 766 | PINMUX_IPSR_GPSR(IP7_23_20, VI4_DATA23), |
| 767 | PINMUX_IPSR_MSEL(IP7_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0), |
| 768 | |
| 769 | PINMUX_IPSR_GPSR(IP7_23_20, NFDATA11), |
| 770 | |
| 771 | PINMUX_IPSR_GPSR(IP7_27_24, VI4_VSYNC_N), |
| 772 | PINMUX_IPSR_MSEL(IP7_27_24, SCK1_B, SEL_SCIF1_1), |
| 773 | PINMUX_IPSR_GPSR(IP7_27_24, NFDATA10), |
| 774 | |
| 775 | PINMUX_IPSR_GPSR(IP7_31_28, VI4_HSYNC_N), |
| 776 | PINMUX_IPSR_MSEL(IP7_31_28, RX1_B, SEL_SCIF1_1), |
| 777 | PINMUX_IPSR_GPSR(IP7_31_28, NFDATA9), |
| 778 | |
| 779 | /* IPSR8 */ |
| 780 | PINMUX_IPSR_GPSR(IP8_3_0, VI4_FIELD), |
| 781 | PINMUX_IPSR_GPSR(IP8_3_0, AUDIO_CLKB), |
| 782 | PINMUX_IPSR_MSEL(IP8_3_0, IRQ5_A, SEL_IRQ_5_0), |
| 783 | PINMUX_IPSR_GPSR(IP8_3_0, SCIF_CLK), |
| 784 | PINMUX_IPSR_GPSR(IP8_3_0, NFDATA8), |
| 785 | |
| 786 | PINMUX_IPSR_GPSR(IP8_7_4, VI4_CLKENB), |
| 787 | PINMUX_IPSR_MSEL(IP8_7_4, TX1_B, SEL_SCIF1_1), |
| 788 | PINMUX_IPSR_GPSR(IP8_7_4, NFWP_N), |
| 789 | PINMUX_IPSR_MSEL(IP8_7_4, DVC_MUTE_A, SEL_SCU_0), |
| 790 | |
| 791 | PINMUX_IPSR_GPSR(IP8_11_8, NFALE), |
| 792 | PINMUX_IPSR_MSEL(IP8_11_8, SCL2_B, SEL_I2C2_1), |
| 793 | PINMUX_IPSR_MSEL(IP8_11_8, IRQ3_B, SEL_IRQ_3_1), |
| 794 | PINMUX_IPSR_MSEL(IP8_11_8, PWM0_C, SEL_PWM0_1), |
| 795 | |
| 796 | PINMUX_IPSR_GPSR(IP8_15_12, NFCLE), |
| 797 | PINMUX_IPSR_MSEL(IP8_15_12, SDA2_B, SEL_I2C2_1), |
| 798 | PINMUX_IPSR_MSEL(IP8_15_12, SCK3_A, SEL_SCIF3_0), |
| 799 | PINMUX_IPSR_MSEL(IP8_15_12, PWM1_C, SEL_PWM1_1), |
| 800 | |
| 801 | PINMUX_IPSR_GPSR(IP8_19_16, NFCE_N), |
| 802 | PINMUX_IPSR_MSEL(IP8_19_16, RX3_A, SEL_SCIF3_0), |
| 803 | PINMUX_IPSR_MSEL(IP8_19_16, PWM2_C, SEL_PWM2_1), |
| 804 | |
| 805 | PINMUX_IPSR_GPSR(IP8_23_20, NFRB_N), |
| 806 | PINMUX_IPSR_MSEL(IP8_23_20, TX3_A, SEL_SCIF3_0), |
| 807 | PINMUX_IPSR_MSEL(IP8_23_20, PWM3_C, SEL_PWM3_1), |
| 808 | |
| 809 | PINMUX_IPSR_GPSR(IP8_27_24, NFRE_N), |
| 810 | PINMUX_IPSR_GPSR(IP8_27_24, MMC_CMD), |
| 811 | |
| 812 | PINMUX_IPSR_GPSR(IP8_31_28, NFWE_N), |
| 813 | PINMUX_IPSR_GPSR(IP8_31_28, MMC_CLK), |
| 814 | |
| 815 | /* IPSR9 */ |
| 816 | PINMUX_IPSR_GPSR(IP9_3_0, NFDATA0), |
| 817 | PINMUX_IPSR_GPSR(IP9_3_0, MMC_D0), |
| 818 | |
| 819 | PINMUX_IPSR_GPSR(IP9_7_4, NFDATA1), |
| 820 | PINMUX_IPSR_GPSR(IP9_7_4, MMC_D1), |
| 821 | |
| 822 | PINMUX_IPSR_GPSR(IP9_11_8, NFDATA2), |
| 823 | PINMUX_IPSR_GPSR(IP9_11_8, MMC_D2), |
| 824 | |
| 825 | PINMUX_IPSR_GPSR(IP9_15_12, NFDATA3), |
| 826 | PINMUX_IPSR_GPSR(IP9_15_12, MMC_D3), |
| 827 | |
| 828 | PINMUX_IPSR_GPSR(IP9_19_16, NFDATA4), |
| 829 | PINMUX_IPSR_GPSR(IP9_19_16, MMC_D4), |
| 830 | |
| 831 | PINMUX_IPSR_GPSR(IP9_23_20, NFDATA5), |
| 832 | PINMUX_IPSR_GPSR(IP9_23_20, MMC_D5), |
| 833 | |
| 834 | PINMUX_IPSR_GPSR(IP9_27_24, NFDATA6), |
| 835 | PINMUX_IPSR_GPSR(IP9_27_24, MMC_D6), |
| 836 | |
| 837 | PINMUX_IPSR_GPSR(IP9_31_28, NFDATA7), |
| 838 | PINMUX_IPSR_GPSR(IP9_31_28, MMC_D7), |
| 839 | |
| 840 | /* IPSR10 */ |
| 841 | PINMUX_IPSR_GPSR(IP10_3_0, AUDIO_CLKA), |
| 842 | PINMUX_IPSR_MSEL(IP10_3_0, DVC_MUTE_B, SEL_SCU_1), |
| 843 | |
| 844 | PINMUX_IPSR_GPSR(IP10_7_4, SSI_SCK34), |
| 845 | PINMUX_IPSR_MSEL(IP10_7_4, FSO_CFE_0_N_A, SEL_RFSO_0), |
| 846 | |
| 847 | PINMUX_IPSR_GPSR(IP10_11_8, SSI_SDATA3), |
| 848 | PINMUX_IPSR_MSEL(IP10_11_8, FSO_CFE_1_N_A, SEL_RFSO_0), |
| 849 | |
| 850 | PINMUX_IPSR_GPSR(IP10_15_12, SSI_WS34), |
| 851 | PINMUX_IPSR_MSEL(IP10_15_12, FSO_TOE_N_A, SEL_RFSO_0), |
| 852 | |
| 853 | PINMUX_IPSR_MSEL(IP10_19_16, SSI_SCK4_A, SEL_SSIF4_0), |
| 854 | PINMUX_IPSR_GPSR(IP10_19_16, HSCK0), |
| 855 | PINMUX_IPSR_GPSR(IP10_19_16, AUDIO_CLKOUT), |
| 856 | PINMUX_IPSR_MSEL(IP10_19_16, CAN0_RX_B, SEL_CAN0_1), |
| 857 | PINMUX_IPSR_MSEL(IP10_19_16, IRQ4_B, SEL_IRQ_4_1), |
| 858 | |
| 859 | PINMUX_IPSR_MSEL(IP10_23_20, SSI_SDATA4_A, SEL_SSIF4_0), |
| 860 | PINMUX_IPSR_GPSR(IP10_23_20, HTX0), |
| 861 | PINMUX_IPSR_MSEL(IP10_23_20, SCL2_A, SEL_I2C2_0), |
| 862 | PINMUX_IPSR_MSEL(IP10_23_20, CAN1_RX_B, SEL_CAN1_1), |
| 863 | |
| 864 | PINMUX_IPSR_MSEL(IP10_27_24, SSI_WS4_A, SEL_SSIF4_0), |
| 865 | PINMUX_IPSR_GPSR(IP10_27_24, HRX0), |
| 866 | PINMUX_IPSR_MSEL(IP10_27_24, SDA2_A, SEL_I2C2_0), |
| 867 | PINMUX_IPSR_MSEL(IP10_27_24, CAN1_TX_B, SEL_CAN1_1), |
| 868 | |
| 869 | PINMUX_IPSR_GPSR(IP10_31_28, SCL1), |
| 870 | PINMUX_IPSR_GPSR(IP10_31_28, CTS1_N), |
| 871 | |
| 872 | /* IPSR11 */ |
| 873 | PINMUX_IPSR_GPSR(IP11_3_0, SDA1), |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 874 | PINMUX_IPSR_GPSR(IP11_3_0, RTS1_N), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 875 | |
| 876 | PINMUX_IPSR_GPSR(IP11_7_4, MSIOF1_SCK), |
| 877 | PINMUX_IPSR_MSEL(IP11_7_4, AVB0_AVTP_PPS_B, SEL_ETHERAVB_1), |
| 878 | |
| 879 | PINMUX_IPSR_GPSR(IP11_11_8, MSIOF1_TXD), |
| 880 | PINMUX_IPSR_MSEL(IP11_11_8, AVB0_AVTP_CAPTURE_B, SEL_ETHERAVB_1), |
| 881 | |
| 882 | PINMUX_IPSR_GPSR(IP11_15_12, MSIOF1_RXD), |
| 883 | PINMUX_IPSR_MSEL(IP11_15_12, AVB0_AVTP_MATCH_B, SEL_ETHERAVB_1), |
| 884 | |
| 885 | PINMUX_IPSR_MSEL(IP11_19_16, SCK0_A, SEL_SCIF0_0), |
| 886 | PINMUX_IPSR_GPSR(IP11_19_16, MSIOF1_SYNC), |
| 887 | PINMUX_IPSR_MSEL(IP11_19_16, FSO_CFE_0_N_B, SEL_RFSO_1), |
| 888 | |
| 889 | PINMUX_IPSR_MSEL(IP11_23_20, RX0_A, SEL_SCIF0_0), |
| 890 | PINMUX_IPSR_GPSR(IP11_23_20, MSIOF0_SS1), |
| 891 | PINMUX_IPSR_MSEL(IP11_23_20, FSO_CFE_1_N_B, SEL_RFSO_1), |
| 892 | |
| 893 | PINMUX_IPSR_MSEL(IP11_27_24, TX0_A, SEL_SCIF0_0), |
| 894 | PINMUX_IPSR_GPSR(IP11_27_24, MSIOF0_SS2), |
| 895 | PINMUX_IPSR_MSEL(IP11_27_24, FSO_TOE_N_B, SEL_RFSO_1), |
| 896 | |
| 897 | PINMUX_IPSR_MSEL(IP11_31_28, SCK1_A, SEL_SCIF1_0), |
| 898 | PINMUX_IPSR_GPSR(IP11_31_28, MSIOF1_SS2), |
| 899 | PINMUX_IPSR_GPSR(IP11_31_28, TPU0TO2_B), |
| 900 | PINMUX_IPSR_MSEL(IP11_31_28, CAN0_TX_B, SEL_CAN0_1), |
| 901 | PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1), |
| 902 | |
| 903 | /* IPSR12 */ |
| 904 | PINMUX_IPSR_MSEL(IP12_3_0, RX1_A, SEL_SCIF1_0), |
| 905 | PINMUX_IPSR_GPSR(IP12_3_0, CTS0_N), |
| 906 | PINMUX_IPSR_GPSR(IP12_3_0, TPU0TO0_B), |
| 907 | |
| 908 | PINMUX_IPSR_MSEL(IP12_7_4, TX1_A, SEL_SCIF1_0), |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 909 | PINMUX_IPSR_GPSR(IP12_7_4, RTS0_N), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 910 | PINMUX_IPSR_GPSR(IP12_7_4, TPU0TO1_B), |
| 911 | |
| 912 | PINMUX_IPSR_GPSR(IP12_11_8, SCK2), |
| 913 | PINMUX_IPSR_GPSR(IP12_11_8, MSIOF1_SS1), |
| 914 | PINMUX_IPSR_GPSR(IP12_11_8, TPU0TO3_B), |
| 915 | |
| 916 | PINMUX_IPSR_GPSR(IP12_15_12, TPU0TO0_A), |
| 917 | PINMUX_IPSR_MSEL(IP12_15_12, AVB0_AVTP_CAPTURE_A, SEL_ETHERAVB_0), |
| 918 | PINMUX_IPSR_GPSR(IP12_15_12, HCTS0_N), |
| 919 | |
| 920 | PINMUX_IPSR_GPSR(IP12_19_16, TPU0TO1_A), |
| 921 | PINMUX_IPSR_MSEL(IP12_19_16, AVB0_AVTP_MATCH_A, SEL_ETHERAVB_0), |
| 922 | PINMUX_IPSR_GPSR(IP12_19_16, HRTS0_N), |
| 923 | |
| 924 | PINMUX_IPSR_GPSR(IP12_23_20, CAN_CLK), |
| 925 | PINMUX_IPSR_MSEL(IP12_23_20, AVB0_AVTP_PPS_A, SEL_ETHERAVB_0), |
| 926 | PINMUX_IPSR_MSEL(IP12_23_20, SCK0_B, SEL_SCIF0_1), |
| 927 | PINMUX_IPSR_MSEL(IP12_23_20, IRQ5_B, SEL_IRQ_5_1), |
| 928 | |
| 929 | PINMUX_IPSR_MSEL(IP12_27_24, CAN0_RX_A, SEL_CAN0_0), |
| 930 | PINMUX_IPSR_GPSR(IP12_27_24, CANFD0_RX), |
| 931 | PINMUX_IPSR_MSEL(IP12_27_24, RX0_B, SEL_SCIF0_1), |
| 932 | |
| 933 | PINMUX_IPSR_MSEL(IP12_31_28, CAN0_TX_A, SEL_CAN0_0), |
| 934 | PINMUX_IPSR_GPSR(IP12_31_28, CANFD0_TX), |
| 935 | PINMUX_IPSR_MSEL(IP12_31_28, TX0_B, SEL_SCIF0_1), |
| 936 | |
| 937 | /* IPSR13 */ |
| 938 | PINMUX_IPSR_MSEL(IP13_3_0, CAN1_RX_A, SEL_CAN1_0), |
| 939 | PINMUX_IPSR_GPSR(IP13_3_0, CANFD1_RX), |
| 940 | PINMUX_IPSR_GPSR(IP13_3_0, TPU0TO2_A), |
| 941 | |
| 942 | PINMUX_IPSR_MSEL(IP13_7_4, CAN1_TX_A, SEL_CAN1_0), |
| 943 | PINMUX_IPSR_GPSR(IP13_7_4, CANFD1_TX), |
| 944 | PINMUX_IPSR_GPSR(IP13_7_4, TPU0TO3_A), |
| 945 | }; |
| 946 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 947 | /* |
| 948 | * Pins not associated with a GPIO port. |
| 949 | */ |
| 950 | enum { |
| 951 | GP_ASSIGN_LAST(), |
| 952 | NOGP_ALL(), |
| 953 | }; |
| 954 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 955 | static const struct sh_pfc_pin pinmux_pins[] = { |
| 956 | PINMUX_GPIO_GP_ALL(), |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 957 | PINMUX_NOGP_ALL(), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 958 | }; |
| 959 | |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 960 | /* - AUDIO CLOCK ------------------------------------------------------------- */ |
| 961 | static const unsigned int audio_clk_a_pins[] = { |
| 962 | /* CLK A */ |
| 963 | RCAR_GP_PIN(4, 1), |
| 964 | }; |
| 965 | static const unsigned int audio_clk_a_mux[] = { |
| 966 | AUDIO_CLKA_MARK, |
| 967 | }; |
| 968 | static const unsigned int audio_clk_b_pins[] = { |
| 969 | /* CLK B */ |
| 970 | RCAR_GP_PIN(2, 27), |
| 971 | }; |
| 972 | static const unsigned int audio_clk_b_mux[] = { |
| 973 | AUDIO_CLKB_MARK, |
| 974 | }; |
| 975 | static const unsigned int audio_clkout_pins[] = { |
| 976 | /* CLKOUT */ |
| 977 | RCAR_GP_PIN(4, 5), |
| 978 | }; |
| 979 | static const unsigned int audio_clkout_mux[] = { |
| 980 | AUDIO_CLKOUT_MARK, |
| 981 | }; |
| 982 | static const unsigned int audio_clkout1_pins[] = { |
| 983 | /* CLKOUT1 */ |
| 984 | RCAR_GP_PIN(4, 22), |
| 985 | }; |
| 986 | static const unsigned int audio_clkout1_mux[] = { |
| 987 | AUDIO_CLKOUT1_MARK, |
| 988 | }; |
| 989 | |
| 990 | /* - EtherAVB --------------------------------------------------------------- */ |
| 991 | static const unsigned int avb0_link_pins[] = { |
| 992 | /* AVB0_LINK */ |
| 993 | RCAR_GP_PIN(5, 20), |
| 994 | }; |
| 995 | static const unsigned int avb0_link_mux[] = { |
| 996 | AVB0_LINK_MARK, |
| 997 | }; |
| 998 | static const unsigned int avb0_magic_pins[] = { |
| 999 | /* AVB0_MAGIC */ |
| 1000 | RCAR_GP_PIN(5, 18), |
| 1001 | }; |
| 1002 | static const unsigned int avb0_magic_mux[] = { |
| 1003 | AVB0_MAGIC_MARK, |
| 1004 | }; |
| 1005 | static const unsigned int avb0_phy_int_pins[] = { |
| 1006 | /* AVB0_PHY_INT */ |
| 1007 | RCAR_GP_PIN(5, 19), |
| 1008 | }; |
| 1009 | static const unsigned int avb0_phy_int_mux[] = { |
| 1010 | AVB0_PHY_INT_MARK, |
| 1011 | }; |
| 1012 | static const unsigned int avb0_mdio_pins[] = { |
| 1013 | /* AVB0_MDC, AVB0_MDIO */ |
| 1014 | RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 16), |
| 1015 | }; |
| 1016 | static const unsigned int avb0_mdio_mux[] = { |
| 1017 | AVB0_MDC_MARK, AVB0_MDIO_MARK, |
| 1018 | }; |
| 1019 | static const unsigned int avb0_mii_pins[] = { |
| 1020 | /* |
| 1021 | * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0, |
| 1022 | * AVB0_TD1, AVB0_TD2, AVB0_TD3, |
| 1023 | * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0, |
| 1024 | * AVB0_RD1, AVB0_RD2, AVB0_RD3, |
| 1025 | * AVB0_TXCREFCLK |
| 1026 | */ |
| 1027 | RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11), |
| 1028 | RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14), |
| 1029 | RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5), |
| 1030 | RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8), |
| 1031 | RCAR_GP_PIN(5, 15), |
| 1032 | }; |
| 1033 | static const unsigned int avb0_mii_mux[] = { |
| 1034 | AVB0_TX_CTL_MARK, AVB0_TXC_MARK, AVB0_TD0_MARK, |
| 1035 | AVB0_TD1_MARK, AVB0_TD2_MARK, AVB0_TD3_MARK, |
| 1036 | AVB0_RX_CTL_MARK, AVB0_RXC_MARK, AVB0_RD0_MARK, |
| 1037 | AVB0_RD1_MARK, AVB0_RD2_MARK, AVB0_RD3_MARK, |
| 1038 | AVB0_TXCREFCLK_MARK, |
| 1039 | }; |
| 1040 | static const unsigned int avb0_avtp_pps_a_pins[] = { |
| 1041 | /* AVB0_AVTP_PPS_A */ |
| 1042 | RCAR_GP_PIN(5, 2), |
| 1043 | }; |
| 1044 | static const unsigned int avb0_avtp_pps_a_mux[] = { |
| 1045 | AVB0_AVTP_PPS_A_MARK, |
| 1046 | }; |
| 1047 | static const unsigned int avb0_avtp_match_a_pins[] = { |
| 1048 | /* AVB0_AVTP_MATCH_A */ |
| 1049 | RCAR_GP_PIN(5, 1), |
| 1050 | }; |
| 1051 | static const unsigned int avb0_avtp_match_a_mux[] = { |
| 1052 | AVB0_AVTP_MATCH_A_MARK, |
| 1053 | }; |
| 1054 | static const unsigned int avb0_avtp_capture_a_pins[] = { |
| 1055 | /* AVB0_AVTP_CAPTURE_A */ |
| 1056 | RCAR_GP_PIN(5, 0), |
| 1057 | }; |
| 1058 | static const unsigned int avb0_avtp_capture_a_mux[] = { |
| 1059 | AVB0_AVTP_CAPTURE_A_MARK, |
| 1060 | }; |
| 1061 | static const unsigned int avb0_avtp_pps_b_pins[] = { |
| 1062 | /* AVB0_AVTP_PPS_B */ |
| 1063 | RCAR_GP_PIN(4, 16), |
| 1064 | }; |
| 1065 | static const unsigned int avb0_avtp_pps_b_mux[] = { |
| 1066 | AVB0_AVTP_PPS_B_MARK, |
| 1067 | }; |
| 1068 | static const unsigned int avb0_avtp_match_b_pins[] = { |
| 1069 | /* AVB0_AVTP_MATCH_B */ |
| 1070 | RCAR_GP_PIN(4, 18), |
| 1071 | }; |
| 1072 | static const unsigned int avb0_avtp_match_b_mux[] = { |
| 1073 | AVB0_AVTP_MATCH_B_MARK, |
| 1074 | }; |
| 1075 | static const unsigned int avb0_avtp_capture_b_pins[] = { |
| 1076 | /* AVB0_AVTP_CAPTURE_B */ |
| 1077 | RCAR_GP_PIN(4, 17), |
| 1078 | }; |
| 1079 | static const unsigned int avb0_avtp_capture_b_mux[] = { |
| 1080 | AVB0_AVTP_CAPTURE_B_MARK, |
| 1081 | }; |
| 1082 | |
| 1083 | /* - CAN ------------------------------------------------------------------ */ |
| 1084 | static const unsigned int can0_data_a_pins[] = { |
| 1085 | /* TX, RX */ |
| 1086 | RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 31), |
| 1087 | }; |
| 1088 | static const unsigned int can0_data_a_mux[] = { |
| 1089 | CAN0_TX_A_MARK, CAN0_RX_A_MARK, |
| 1090 | }; |
| 1091 | static const unsigned int can0_data_b_pins[] = { |
| 1092 | /* TX, RX */ |
| 1093 | RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 5), |
| 1094 | }; |
| 1095 | static const unsigned int can0_data_b_mux[] = { |
| 1096 | CAN0_TX_B_MARK, CAN0_RX_B_MARK, |
| 1097 | }; |
| 1098 | static const unsigned int can1_data_a_pins[] = { |
| 1099 | /* TX, RX */ |
| 1100 | RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 29), |
| 1101 | }; |
| 1102 | static const unsigned int can1_data_a_mux[] = { |
| 1103 | CAN1_TX_A_MARK, CAN1_RX_A_MARK, |
| 1104 | }; |
| 1105 | static const unsigned int can1_data_b_pins[] = { |
| 1106 | /* TX, RX */ |
| 1107 | RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6), |
| 1108 | }; |
| 1109 | static const unsigned int can1_data_b_mux[] = { |
| 1110 | CAN1_TX_B_MARK, CAN1_RX_B_MARK, |
| 1111 | }; |
| 1112 | |
| 1113 | /* - CAN Clock -------------------------------------------------------------- */ |
| 1114 | static const unsigned int can_clk_pins[] = { |
| 1115 | /* CLK */ |
| 1116 | RCAR_GP_PIN(5, 2), |
| 1117 | }; |
| 1118 | static const unsigned int can_clk_mux[] = { |
| 1119 | CAN_CLK_MARK, |
| 1120 | }; |
| 1121 | |
| 1122 | /* - CAN FD ----------------------------------------------------------------- */ |
| 1123 | static const unsigned int canfd0_data_pins[] = { |
| 1124 | /* TX, RX */ |
| 1125 | RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 31), |
| 1126 | }; |
| 1127 | static const unsigned int canfd0_data_mux[] = { |
| 1128 | CANFD0_TX_MARK, CANFD0_RX_MARK, |
| 1129 | }; |
| 1130 | static const unsigned int canfd1_data_pins[] = { |
| 1131 | /* TX, RX */ |
| 1132 | RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 29), |
| 1133 | }; |
| 1134 | static const unsigned int canfd1_data_mux[] = { |
| 1135 | CANFD1_TX_MARK, CANFD1_RX_MARK, |
| 1136 | }; |
| 1137 | |
| 1138 | /* - DU --------------------------------------------------------------------- */ |
| 1139 | static const unsigned int du_rgb666_pins[] = { |
| 1140 | /* R[7:2], G[7:2], B[7:2] */ |
| 1141 | RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21), |
| 1142 | RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18), |
| 1143 | RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), |
| 1144 | RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10), |
| 1145 | RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), |
| 1146 | RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2), |
| 1147 | }; |
| 1148 | static const unsigned int du_rgb666_mux[] = { |
| 1149 | DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK, |
| 1150 | DU_DR3_MARK, DU_DR2_MARK, |
| 1151 | DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK, |
| 1152 | DU_DG3_MARK, DU_DG2_MARK, |
| 1153 | DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK, |
| 1154 | DU_DB3_MARK, DU_DB2_MARK, |
| 1155 | }; |
| 1156 | static const unsigned int du_rgb888_pins[] = { |
| 1157 | /* R[7:0], G[7:0], B[7:0] */ |
| 1158 | RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21), |
| 1159 | RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18), |
| 1160 | RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), |
| 1161 | RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), |
| 1162 | RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10), |
| 1163 | RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8), |
| 1164 | RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5), |
| 1165 | RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2), |
| 1166 | RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0), |
| 1167 | }; |
| 1168 | static const unsigned int du_rgb888_mux[] = { |
| 1169 | DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK, |
| 1170 | DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK, |
| 1171 | DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK, |
| 1172 | DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK, |
| 1173 | DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK, |
| 1174 | DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK, |
| 1175 | }; |
| 1176 | static const unsigned int du_clk_in_1_pins[] = { |
| 1177 | /* CLKIN */ |
| 1178 | RCAR_GP_PIN(1, 28), |
| 1179 | }; |
| 1180 | static const unsigned int du_clk_in_1_mux[] = { |
| 1181 | DU_DOTCLKIN1_MARK |
| 1182 | }; |
| 1183 | static const unsigned int du_clk_out_0_pins[] = { |
| 1184 | /* CLKOUT */ |
| 1185 | RCAR_GP_PIN(1, 24), |
| 1186 | }; |
| 1187 | static const unsigned int du_clk_out_0_mux[] = { |
| 1188 | DU_DOTCLKOUT0_MARK |
| 1189 | }; |
| 1190 | static const unsigned int du_sync_pins[] = { |
| 1191 | /* VSYNC, HSYNC */ |
| 1192 | RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25), |
| 1193 | }; |
| 1194 | static const unsigned int du_sync_mux[] = { |
| 1195 | DU_VSYNC_MARK, DU_HSYNC_MARK |
| 1196 | }; |
| 1197 | static const unsigned int du_disp_cde_pins[] = { |
| 1198 | /* DISP_CDE */ |
| 1199 | RCAR_GP_PIN(1, 28), |
| 1200 | }; |
| 1201 | static const unsigned int du_disp_cde_mux[] = { |
| 1202 | DU_DISP_CDE_MARK, |
| 1203 | }; |
| 1204 | static const unsigned int du_cde_pins[] = { |
| 1205 | /* CDE */ |
| 1206 | RCAR_GP_PIN(1, 29), |
| 1207 | }; |
| 1208 | static const unsigned int du_cde_mux[] = { |
| 1209 | DU_CDE_MARK, |
| 1210 | }; |
| 1211 | static const unsigned int du_disp_pins[] = { |
| 1212 | /* DISP */ |
| 1213 | RCAR_GP_PIN(1, 27), |
| 1214 | }; |
| 1215 | static const unsigned int du_disp_mux[] = { |
| 1216 | DU_DISP_MARK, |
| 1217 | }; |
| 1218 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 1219 | /* - I2C -------------------------------------------------------------------- */ |
| 1220 | static const unsigned int i2c0_pins[] = { |
| 1221 | /* SCL, SDA */ |
| 1222 | RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9), |
| 1223 | }; |
| 1224 | static const unsigned int i2c0_mux[] = { |
| 1225 | SCL0_MARK, SDA0_MARK, |
| 1226 | }; |
| 1227 | static const unsigned int i2c1_pins[] = { |
| 1228 | /* SCL, SDA */ |
| 1229 | RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11), |
| 1230 | }; |
| 1231 | static const unsigned int i2c1_mux[] = { |
| 1232 | SCL1_MARK, SDA1_MARK, |
| 1233 | }; |
| 1234 | static const unsigned int i2c2_a_pins[] = { |
| 1235 | /* SCL, SDA */ |
| 1236 | RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7), |
| 1237 | }; |
| 1238 | static const unsigned int i2c2_a_mux[] = { |
| 1239 | SCL2_A_MARK, SDA2_A_MARK, |
| 1240 | }; |
| 1241 | static const unsigned int i2c2_b_pins[] = { |
| 1242 | /* SCL, SDA */ |
| 1243 | RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 30), |
| 1244 | }; |
| 1245 | static const unsigned int i2c2_b_mux[] = { |
| 1246 | SCL2_B_MARK, SDA2_B_MARK, |
| 1247 | }; |
| 1248 | static const unsigned int i2c3_a_pins[] = { |
| 1249 | /* SCL, SDA */ |
| 1250 | RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5), |
| 1251 | }; |
| 1252 | static const unsigned int i2c3_a_mux[] = { |
| 1253 | SCL3_A_MARK, SDA3_A_MARK, |
| 1254 | }; |
| 1255 | static const unsigned int i2c3_b_pins[] = { |
| 1256 | /* SCL, SDA */ |
| 1257 | RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8), |
| 1258 | }; |
| 1259 | static const unsigned int i2c3_b_mux[] = { |
| 1260 | SCL3_B_MARK, SDA3_B_MARK, |
| 1261 | }; |
| 1262 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 1263 | /* - MLB+ ------------------------------------------------------------------- */ |
| 1264 | static const unsigned int mlb_3pin_pins[] = { |
| 1265 | RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 7), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 1266 | }; |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 1267 | static const unsigned int mlb_3pin_mux[] = { |
| 1268 | MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK, |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 1269 | }; |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 1270 | |
| 1271 | /* - MMC ------------------------------------------------------------------- */ |
| 1272 | static const unsigned int mmc_data_pins[] = { |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 1273 | /* D[0:7] */ |
| 1274 | RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), |
| 1275 | RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), |
| 1276 | RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7), |
| 1277 | RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9), |
| 1278 | }; |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 1279 | static const unsigned int mmc_data_mux[] = { |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 1280 | MMC_D0_MARK, MMC_D1_MARK, |
| 1281 | MMC_D2_MARK, MMC_D3_MARK, |
| 1282 | MMC_D4_MARK, MMC_D5_MARK, |
| 1283 | MMC_D6_MARK, MMC_D7_MARK, |
| 1284 | }; |
| 1285 | static const unsigned int mmc_ctrl_pins[] = { |
| 1286 | /* CLK, CMD */ |
| 1287 | RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0), |
| 1288 | }; |
| 1289 | static const unsigned int mmc_ctrl_mux[] = { |
| 1290 | MMC_CLK_MARK, MMC_CMD_MARK, |
| 1291 | }; |
| 1292 | |
Marek Vasut | 88e81ec | 2019-03-04 22:39:51 +0100 | [diff] [blame] | 1293 | /* - MSIOF0 ----------------------------------------------------------------- */ |
| 1294 | static const unsigned int msiof0_clk_pins[] = { |
| 1295 | /* SCK */ |
| 1296 | RCAR_GP_PIN(4, 12), |
| 1297 | }; |
| 1298 | |
| 1299 | static const unsigned int msiof0_clk_mux[] = { |
| 1300 | MSIOF0_SCK_MARK, |
| 1301 | }; |
| 1302 | |
| 1303 | static const unsigned int msiof0_sync_pins[] = { |
| 1304 | /* SYNC */ |
| 1305 | RCAR_GP_PIN(4, 13), |
| 1306 | }; |
| 1307 | |
| 1308 | static const unsigned int msiof0_sync_mux[] = { |
| 1309 | MSIOF0_SYNC_MARK, |
| 1310 | }; |
| 1311 | |
| 1312 | static const unsigned int msiof0_ss1_pins[] = { |
| 1313 | /* SS1 */ |
| 1314 | RCAR_GP_PIN(4, 20), |
| 1315 | }; |
| 1316 | |
| 1317 | static const unsigned int msiof0_ss1_mux[] = { |
| 1318 | MSIOF0_SS1_MARK, |
| 1319 | }; |
| 1320 | |
| 1321 | static const unsigned int msiof0_ss2_pins[] = { |
| 1322 | /* SS2 */ |
| 1323 | RCAR_GP_PIN(4, 21), |
| 1324 | }; |
| 1325 | |
| 1326 | static const unsigned int msiof0_ss2_mux[] = { |
| 1327 | MSIOF0_SS2_MARK, |
| 1328 | }; |
| 1329 | |
| 1330 | static const unsigned int msiof0_txd_pins[] = { |
| 1331 | /* TXD */ |
| 1332 | RCAR_GP_PIN(4, 14), |
| 1333 | }; |
| 1334 | |
| 1335 | static const unsigned int msiof0_txd_mux[] = { |
| 1336 | MSIOF0_TXD_MARK, |
| 1337 | }; |
| 1338 | |
| 1339 | static const unsigned int msiof0_rxd_pins[] = { |
| 1340 | /* RXD */ |
| 1341 | RCAR_GP_PIN(4, 15), |
| 1342 | }; |
| 1343 | |
| 1344 | static const unsigned int msiof0_rxd_mux[] = { |
| 1345 | MSIOF0_RXD_MARK, |
| 1346 | }; |
| 1347 | |
| 1348 | /* - MSIOF1 ----------------------------------------------------------------- */ |
| 1349 | static const unsigned int msiof1_clk_pins[] = { |
| 1350 | /* SCK */ |
| 1351 | RCAR_GP_PIN(4, 16), |
| 1352 | }; |
| 1353 | |
| 1354 | static const unsigned int msiof1_clk_mux[] = { |
| 1355 | MSIOF1_SCK_MARK, |
| 1356 | }; |
| 1357 | |
| 1358 | static const unsigned int msiof1_sync_pins[] = { |
| 1359 | /* SYNC */ |
| 1360 | RCAR_GP_PIN(4, 19), |
| 1361 | }; |
| 1362 | |
| 1363 | static const unsigned int msiof1_sync_mux[] = { |
| 1364 | MSIOF1_SYNC_MARK, |
| 1365 | }; |
| 1366 | |
| 1367 | static const unsigned int msiof1_ss1_pins[] = { |
| 1368 | /* SS1 */ |
| 1369 | RCAR_GP_PIN(4, 25), |
| 1370 | }; |
| 1371 | |
| 1372 | static const unsigned int msiof1_ss1_mux[] = { |
| 1373 | MSIOF1_SS1_MARK, |
| 1374 | }; |
| 1375 | |
| 1376 | static const unsigned int msiof1_ss2_pins[] = { |
| 1377 | /* SS2 */ |
| 1378 | RCAR_GP_PIN(4, 22), |
| 1379 | }; |
| 1380 | |
| 1381 | static const unsigned int msiof1_ss2_mux[] = { |
| 1382 | MSIOF1_SS2_MARK, |
| 1383 | }; |
| 1384 | |
| 1385 | static const unsigned int msiof1_txd_pins[] = { |
| 1386 | /* TXD */ |
| 1387 | RCAR_GP_PIN(4, 17), |
| 1388 | }; |
| 1389 | |
| 1390 | static const unsigned int msiof1_txd_mux[] = { |
| 1391 | MSIOF1_TXD_MARK, |
| 1392 | }; |
| 1393 | |
| 1394 | static const unsigned int msiof1_rxd_pins[] = { |
| 1395 | /* RXD */ |
| 1396 | RCAR_GP_PIN(4, 18), |
| 1397 | }; |
| 1398 | |
| 1399 | static const unsigned int msiof1_rxd_mux[] = { |
| 1400 | MSIOF1_RXD_MARK, |
| 1401 | }; |
| 1402 | |
| 1403 | /* - MSIOF2 ----------------------------------------------------------------- */ |
| 1404 | static const unsigned int msiof2_clk_pins[] = { |
| 1405 | /* SCK */ |
| 1406 | RCAR_GP_PIN(0, 3), |
| 1407 | }; |
| 1408 | |
| 1409 | static const unsigned int msiof2_clk_mux[] = { |
| 1410 | MSIOF2_SCK_MARK, |
| 1411 | }; |
| 1412 | |
| 1413 | static const unsigned int msiof2_sync_a_pins[] = { |
| 1414 | /* SYNC */ |
| 1415 | RCAR_GP_PIN(0, 6), |
| 1416 | }; |
| 1417 | |
| 1418 | static const unsigned int msiof2_sync_a_mux[] = { |
| 1419 | MSIOF2_SYNC_A_MARK, |
| 1420 | }; |
| 1421 | |
| 1422 | static const unsigned int msiof2_sync_b_pins[] = { |
| 1423 | /* SYNC */ |
| 1424 | RCAR_GP_PIN(0, 2), |
| 1425 | }; |
| 1426 | |
| 1427 | static const unsigned int msiof2_sync_b_mux[] = { |
| 1428 | MSIOF2_SYNC_B_MARK, |
| 1429 | }; |
| 1430 | |
| 1431 | static const unsigned int msiof2_ss1_pins[] = { |
| 1432 | /* SS1 */ |
| 1433 | RCAR_GP_PIN(0, 7), |
| 1434 | }; |
| 1435 | |
| 1436 | static const unsigned int msiof2_ss1_mux[] = { |
| 1437 | MSIOF2_SS1_MARK, |
| 1438 | }; |
| 1439 | |
| 1440 | static const unsigned int msiof2_ss2_pins[] = { |
| 1441 | /* SS2 */ |
| 1442 | RCAR_GP_PIN(0, 8), |
| 1443 | }; |
| 1444 | |
| 1445 | static const unsigned int msiof2_ss2_mux[] = { |
| 1446 | MSIOF2_SS2_MARK, |
| 1447 | }; |
| 1448 | |
| 1449 | static const unsigned int msiof2_txd_pins[] = { |
| 1450 | /* TXD */ |
| 1451 | RCAR_GP_PIN(0, 4), |
| 1452 | }; |
| 1453 | |
| 1454 | static const unsigned int msiof2_txd_mux[] = { |
| 1455 | MSIOF2_TXD_MARK, |
| 1456 | }; |
| 1457 | |
| 1458 | static const unsigned int msiof2_rxd_pins[] = { |
| 1459 | /* RXD */ |
| 1460 | RCAR_GP_PIN(0, 5), |
| 1461 | }; |
| 1462 | |
| 1463 | static const unsigned int msiof2_rxd_mux[] = { |
| 1464 | MSIOF2_RXD_MARK, |
| 1465 | }; |
| 1466 | |
| 1467 | /* - MSIOF3 ----------------------------------------------------------------- */ |
| 1468 | static const unsigned int msiof3_clk_a_pins[] = { |
| 1469 | /* SCK */ |
| 1470 | RCAR_GP_PIN(2, 24), |
| 1471 | }; |
| 1472 | |
| 1473 | static const unsigned int msiof3_clk_a_mux[] = { |
| 1474 | MSIOF3_SCK_A_MARK, |
| 1475 | }; |
| 1476 | |
| 1477 | static const unsigned int msiof3_sync_a_pins[] = { |
| 1478 | /* SYNC */ |
| 1479 | RCAR_GP_PIN(2, 21), |
| 1480 | }; |
| 1481 | |
| 1482 | static const unsigned int msiof3_sync_a_mux[] = { |
| 1483 | MSIOF3_SYNC_A_MARK, |
| 1484 | }; |
| 1485 | |
| 1486 | static const unsigned int msiof3_ss1_a_pins[] = { |
| 1487 | /* SS1 */ |
| 1488 | RCAR_GP_PIN(2, 14), |
| 1489 | }; |
| 1490 | |
| 1491 | static const unsigned int msiof3_ss1_a_mux[] = { |
| 1492 | MSIOF3_SS1_A_MARK, |
| 1493 | }; |
| 1494 | |
| 1495 | static const unsigned int msiof3_ss2_a_pins[] = { |
| 1496 | /* SS2 */ |
| 1497 | RCAR_GP_PIN(2, 10), |
| 1498 | }; |
| 1499 | |
| 1500 | static const unsigned int msiof3_ss2_a_mux[] = { |
| 1501 | MSIOF3_SS2_A_MARK, |
| 1502 | }; |
| 1503 | |
| 1504 | static const unsigned int msiof3_txd_a_pins[] = { |
| 1505 | /* TXD */ |
| 1506 | RCAR_GP_PIN(2, 22), |
| 1507 | }; |
| 1508 | |
| 1509 | static const unsigned int msiof3_txd_a_mux[] = { |
| 1510 | MSIOF3_TXD_A_MARK, |
| 1511 | }; |
| 1512 | |
| 1513 | static const unsigned int msiof3_rxd_a_pins[] = { |
| 1514 | /* RXD */ |
| 1515 | RCAR_GP_PIN(2, 23), |
| 1516 | }; |
| 1517 | |
| 1518 | static const unsigned int msiof3_rxd_a_mux[] = { |
| 1519 | MSIOF3_RXD_A_MARK, |
| 1520 | }; |
| 1521 | |
| 1522 | static const unsigned int msiof3_clk_b_pins[] = { |
| 1523 | /* SCK */ |
| 1524 | RCAR_GP_PIN(1, 8), |
| 1525 | }; |
| 1526 | |
| 1527 | static const unsigned int msiof3_clk_b_mux[] = { |
| 1528 | MSIOF3_SCK_B_MARK, |
| 1529 | }; |
| 1530 | |
| 1531 | static const unsigned int msiof3_sync_b_pins[] = { |
| 1532 | /* SYNC */ |
| 1533 | RCAR_GP_PIN(1, 9), |
| 1534 | }; |
| 1535 | |
| 1536 | static const unsigned int msiof3_sync_b_mux[] = { |
| 1537 | MSIOF3_SYNC_B_MARK, |
| 1538 | }; |
| 1539 | |
| 1540 | static const unsigned int msiof3_ss1_b_pins[] = { |
| 1541 | /* SS1 */ |
| 1542 | RCAR_GP_PIN(1, 6), |
| 1543 | }; |
| 1544 | |
| 1545 | static const unsigned int msiof3_ss1_b_mux[] = { |
| 1546 | MSIOF3_SS1_B_MARK, |
| 1547 | }; |
| 1548 | |
| 1549 | static const unsigned int msiof3_ss2_b_pins[] = { |
| 1550 | /* SS2 */ |
| 1551 | RCAR_GP_PIN(1, 7), |
| 1552 | }; |
| 1553 | |
| 1554 | static const unsigned int msiof3_ss2_b_mux[] = { |
| 1555 | MSIOF3_SS2_B_MARK, |
| 1556 | }; |
| 1557 | |
| 1558 | static const unsigned int msiof3_txd_b_pins[] = { |
| 1559 | /* TXD */ |
| 1560 | RCAR_GP_PIN(1, 0), |
| 1561 | }; |
| 1562 | |
| 1563 | static const unsigned int msiof3_txd_b_mux[] = { |
| 1564 | MSIOF3_TXD_B_MARK, |
| 1565 | }; |
| 1566 | |
| 1567 | static const unsigned int msiof3_rxd_b_pins[] = { |
| 1568 | /* RXD */ |
| 1569 | RCAR_GP_PIN(1, 1), |
| 1570 | }; |
| 1571 | |
| 1572 | static const unsigned int msiof3_rxd_b_mux[] = { |
| 1573 | MSIOF3_RXD_B_MARK, |
| 1574 | }; |
| 1575 | |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 1576 | /* - PWM0 ------------------------------------------------------------------ */ |
| 1577 | static const unsigned int pwm0_a_pins[] = { |
| 1578 | /* PWM */ |
| 1579 | RCAR_GP_PIN(2, 1), |
| 1580 | }; |
| 1581 | |
| 1582 | static const unsigned int pwm0_a_mux[] = { |
| 1583 | PWM0_A_MARK, |
| 1584 | }; |
| 1585 | |
| 1586 | static const unsigned int pwm0_b_pins[] = { |
| 1587 | /* PWM */ |
| 1588 | RCAR_GP_PIN(1, 18), |
| 1589 | }; |
| 1590 | |
| 1591 | static const unsigned int pwm0_b_mux[] = { |
| 1592 | PWM0_B_MARK, |
| 1593 | }; |
| 1594 | |
| 1595 | static const unsigned int pwm0_c_pins[] = { |
| 1596 | /* PWM */ |
| 1597 | RCAR_GP_PIN(2, 29), |
| 1598 | }; |
| 1599 | |
| 1600 | static const unsigned int pwm0_c_mux[] = { |
| 1601 | PWM0_C_MARK, |
| 1602 | }; |
| 1603 | |
| 1604 | /* - PWM1 ------------------------------------------------------------------ */ |
| 1605 | static const unsigned int pwm1_a_pins[] = { |
| 1606 | /* PWM */ |
| 1607 | RCAR_GP_PIN(2, 2), |
| 1608 | }; |
| 1609 | |
| 1610 | static const unsigned int pwm1_a_mux[] = { |
| 1611 | PWM1_A_MARK, |
| 1612 | }; |
| 1613 | |
| 1614 | static const unsigned int pwm1_b_pins[] = { |
| 1615 | /* PWM */ |
| 1616 | RCAR_GP_PIN(1, 19), |
| 1617 | }; |
| 1618 | |
| 1619 | static const unsigned int pwm1_b_mux[] = { |
| 1620 | PWM1_B_MARK, |
| 1621 | }; |
| 1622 | |
| 1623 | static const unsigned int pwm1_c_pins[] = { |
| 1624 | /* PWM */ |
| 1625 | RCAR_GP_PIN(2, 30), |
| 1626 | }; |
| 1627 | |
| 1628 | static const unsigned int pwm1_c_mux[] = { |
| 1629 | PWM1_C_MARK, |
| 1630 | }; |
| 1631 | |
| 1632 | /* - PWM2 ------------------------------------------------------------------ */ |
| 1633 | static const unsigned int pwm2_a_pins[] = { |
| 1634 | /* PWM */ |
| 1635 | RCAR_GP_PIN(2, 3), |
| 1636 | }; |
| 1637 | |
| 1638 | static const unsigned int pwm2_a_mux[] = { |
| 1639 | PWM2_A_MARK, |
| 1640 | }; |
| 1641 | |
| 1642 | static const unsigned int pwm2_b_pins[] = { |
| 1643 | /* PWM */ |
| 1644 | RCAR_GP_PIN(1, 22), |
| 1645 | }; |
| 1646 | |
| 1647 | static const unsigned int pwm2_b_mux[] = { |
| 1648 | PWM2_B_MARK, |
| 1649 | }; |
| 1650 | |
| 1651 | static const unsigned int pwm2_c_pins[] = { |
| 1652 | /* PWM */ |
| 1653 | RCAR_GP_PIN(2, 31), |
| 1654 | }; |
| 1655 | |
| 1656 | static const unsigned int pwm2_c_mux[] = { |
| 1657 | PWM2_C_MARK, |
| 1658 | }; |
| 1659 | |
| 1660 | /* - PWM3 ------------------------------------------------------------------ */ |
| 1661 | static const unsigned int pwm3_a_pins[] = { |
| 1662 | /* PWM */ |
| 1663 | RCAR_GP_PIN(2, 4), |
| 1664 | }; |
| 1665 | |
| 1666 | static const unsigned int pwm3_a_mux[] = { |
| 1667 | PWM3_A_MARK, |
| 1668 | }; |
| 1669 | |
| 1670 | static const unsigned int pwm3_b_pins[] = { |
| 1671 | /* PWM */ |
| 1672 | RCAR_GP_PIN(1, 27), |
| 1673 | }; |
| 1674 | |
| 1675 | static const unsigned int pwm3_b_mux[] = { |
| 1676 | PWM3_B_MARK, |
| 1677 | }; |
| 1678 | |
| 1679 | static const unsigned int pwm3_c_pins[] = { |
| 1680 | /* PWM */ |
| 1681 | RCAR_GP_PIN(4, 0), |
| 1682 | }; |
| 1683 | |
| 1684 | static const unsigned int pwm3_c_mux[] = { |
| 1685 | PWM3_C_MARK, |
| 1686 | }; |
| 1687 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 1688 | /* - QSPI0 ------------------------------------------------------------------ */ |
| 1689 | static const unsigned int qspi0_ctrl_pins[] = { |
| 1690 | /* QSPI0_SPCLK, QSPI0_SSL */ |
| 1691 | RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5), |
| 1692 | }; |
| 1693 | static const unsigned int qspi0_ctrl_mux[] = { |
| 1694 | QSPI0_SPCLK_MARK, QSPI0_SSL_MARK, |
| 1695 | }; |
| 1696 | /* - QSPI1 ------------------------------------------------------------------ */ |
| 1697 | static const unsigned int qspi1_ctrl_pins[] = { |
| 1698 | /* QSPI1_SPCLK, QSPI1_SSL */ |
| 1699 | RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 11), |
| 1700 | }; |
| 1701 | static const unsigned int qspi1_ctrl_mux[] = { |
| 1702 | QSPI1_SPCLK_MARK, QSPI1_SSL_MARK, |
| 1703 | }; |
| 1704 | |
| 1705 | /* - RPC -------------------------------------------------------------------- */ |
| 1706 | static const unsigned int rpc_clk_pins[] = { |
| 1707 | /* Octal-SPI flash: C/SCLK */ |
| 1708 | /* HyperFlash: CK, CK# */ |
| 1709 | RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 6), |
| 1710 | }; |
| 1711 | static const unsigned int rpc_clk_mux[] = { |
| 1712 | QSPI0_SPCLK_MARK, QSPI1_SPCLK_MARK, |
| 1713 | }; |
| 1714 | static const unsigned int rpc_ctrl_pins[] = { |
| 1715 | /* Octal-SPI flash: S#/CS, DQS */ |
| 1716 | /* HyperFlash: CS#, RDS */ |
| 1717 | RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 11), |
| 1718 | }; |
| 1719 | static const unsigned int rpc_ctrl_mux[] = { |
| 1720 | QSPI0_SSL_MARK, QSPI1_SSL_MARK, |
| 1721 | }; |
| 1722 | static const unsigned int rpc_data_pins[] = { |
| 1723 | /* DQ[0:7] */ |
| 1724 | RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), |
| 1725 | RCAR_GP_PIN(6, 3), RCAR_GP_PIN(6, 4), |
| 1726 | RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 8), |
| 1727 | RCAR_GP_PIN(6, 9), RCAR_GP_PIN(6, 10), |
| 1728 | }; |
| 1729 | static const unsigned int rpc_data_mux[] = { |
| 1730 | QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK, |
| 1731 | QSPI0_IO2_MARK, QSPI0_IO3_MARK, |
| 1732 | QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK, |
| 1733 | QSPI1_IO2_MARK, QSPI1_IO3_MARK, |
| 1734 | }; |
| 1735 | static const unsigned int rpc_reset_pins[] = { |
| 1736 | /* RPC_RESET# */ |
| 1737 | RCAR_GP_PIN(6, 12), |
| 1738 | }; |
| 1739 | static const unsigned int rpc_reset_mux[] = { |
| 1740 | RPC_RESET_N_MARK, |
| 1741 | }; |
| 1742 | static const unsigned int rpc_int_pins[] = { |
| 1743 | /* RPC_INT# */ |
| 1744 | RCAR_GP_PIN(6, 13), |
| 1745 | }; |
| 1746 | static const unsigned int rpc_int_mux[] = { |
| 1747 | RPC_INT_N_MARK, |
| 1748 | }; |
| 1749 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 1750 | /* - SCIF0 ------------------------------------------------------------------ */ |
| 1751 | static const unsigned int scif0_data_a_pins[] = { |
| 1752 | /* RX, TX */ |
| 1753 | RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21), |
| 1754 | }; |
| 1755 | static const unsigned int scif0_data_a_mux[] = { |
| 1756 | RX0_A_MARK, TX0_A_MARK, |
| 1757 | }; |
| 1758 | static const unsigned int scif0_clk_a_pins[] = { |
| 1759 | /* SCK */ |
| 1760 | RCAR_GP_PIN(4, 19), |
| 1761 | }; |
| 1762 | static const unsigned int scif0_clk_a_mux[] = { |
| 1763 | SCK0_A_MARK, |
| 1764 | }; |
| 1765 | static const unsigned int scif0_data_b_pins[] = { |
| 1766 | /* RX, TX */ |
| 1767 | RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 28), |
| 1768 | }; |
| 1769 | static const unsigned int scif0_data_b_mux[] = { |
| 1770 | RX0_B_MARK, TX0_B_MARK, |
| 1771 | }; |
| 1772 | static const unsigned int scif0_clk_b_pins[] = { |
| 1773 | /* SCK */ |
| 1774 | RCAR_GP_PIN(5, 2), |
| 1775 | }; |
| 1776 | static const unsigned int scif0_clk_b_mux[] = { |
| 1777 | SCK0_B_MARK, |
| 1778 | }; |
| 1779 | static const unsigned int scif0_ctrl_pins[] = { |
| 1780 | /* RTS, CTS */ |
| 1781 | RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 23), |
| 1782 | }; |
| 1783 | static const unsigned int scif0_ctrl_mux[] = { |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 1784 | RTS0_N_MARK, CTS0_N_MARK, |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 1785 | }; |
| 1786 | /* - SCIF1 ------------------------------------------------------------------ */ |
| 1787 | static const unsigned int scif1_data_a_pins[] = { |
| 1788 | /* RX, TX */ |
| 1789 | RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24), |
| 1790 | }; |
| 1791 | static const unsigned int scif1_data_a_mux[] = { |
| 1792 | RX1_A_MARK, TX1_A_MARK, |
| 1793 | }; |
| 1794 | static const unsigned int scif1_clk_a_pins[] = { |
| 1795 | /* SCK */ |
| 1796 | RCAR_GP_PIN(4, 22), |
| 1797 | }; |
| 1798 | static const unsigned int scif1_clk_a_mux[] = { |
| 1799 | SCK1_A_MARK, |
| 1800 | }; |
| 1801 | static const unsigned int scif1_data_b_pins[] = { |
| 1802 | /* RX, TX */ |
| 1803 | RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 28), |
| 1804 | }; |
| 1805 | static const unsigned int scif1_data_b_mux[] = { |
| 1806 | RX1_B_MARK, TX1_B_MARK, |
| 1807 | }; |
| 1808 | static const unsigned int scif1_clk_b_pins[] = { |
| 1809 | /* SCK */ |
| 1810 | RCAR_GP_PIN(2, 25), |
| 1811 | }; |
| 1812 | static const unsigned int scif1_clk_b_mux[] = { |
| 1813 | SCK1_B_MARK, |
| 1814 | }; |
| 1815 | static const unsigned int scif1_ctrl_pins[] = { |
| 1816 | /* RTS, CTS */ |
| 1817 | RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10), |
| 1818 | }; |
| 1819 | static const unsigned int scif1_ctrl_mux[] = { |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 1820 | RTS1_N_MARK, CTS1_N_MARK, |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 1821 | }; |
| 1822 | |
| 1823 | /* - SCIF2 ------------------------------------------------------------------ */ |
| 1824 | static const unsigned int scif2_data_pins[] = { |
| 1825 | /* RX, TX */ |
| 1826 | RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27), |
| 1827 | }; |
| 1828 | static const unsigned int scif2_data_mux[] = { |
| 1829 | RX2_MARK, TX2_MARK, |
| 1830 | }; |
| 1831 | static const unsigned int scif2_clk_pins[] = { |
| 1832 | /* SCK */ |
| 1833 | RCAR_GP_PIN(4, 25), |
| 1834 | }; |
| 1835 | static const unsigned int scif2_clk_mux[] = { |
| 1836 | SCK2_MARK, |
| 1837 | }; |
| 1838 | /* - SCIF3 ------------------------------------------------------------------ */ |
| 1839 | static const unsigned int scif3_data_a_pins[] = { |
| 1840 | /* RX, TX */ |
| 1841 | RCAR_GP_PIN(2, 31), RCAR_GP_PIN(4, 00), |
| 1842 | }; |
| 1843 | static const unsigned int scif3_data_a_mux[] = { |
| 1844 | RX3_A_MARK, TX3_A_MARK, |
| 1845 | }; |
| 1846 | static const unsigned int scif3_clk_a_pins[] = { |
| 1847 | /* SCK */ |
| 1848 | RCAR_GP_PIN(2, 30), |
| 1849 | }; |
| 1850 | static const unsigned int scif3_clk_a_mux[] = { |
| 1851 | SCK3_A_MARK, |
| 1852 | }; |
| 1853 | static const unsigned int scif3_data_b_pins[] = { |
| 1854 | /* RX, TX */ |
| 1855 | RCAR_GP_PIN(1, 30), RCAR_GP_PIN(1, 31), |
| 1856 | }; |
| 1857 | static const unsigned int scif3_data_b_mux[] = { |
| 1858 | RX3_B_MARK, TX3_B_MARK, |
| 1859 | }; |
| 1860 | static const unsigned int scif3_clk_b_pins[] = { |
| 1861 | /* SCK */ |
| 1862 | RCAR_GP_PIN(1, 29), |
| 1863 | }; |
| 1864 | static const unsigned int scif3_clk_b_mux[] = { |
| 1865 | SCK3_B_MARK, |
| 1866 | }; |
| 1867 | /* - SCIF4 ------------------------------------------------------------------ */ |
| 1868 | static const unsigned int scif4_data_a_pins[] = { |
| 1869 | /* RX, TX */ |
| 1870 | RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12), |
| 1871 | }; |
| 1872 | static const unsigned int scif4_data_a_mux[] = { |
| 1873 | RX4_A_MARK, TX4_A_MARK, |
| 1874 | }; |
| 1875 | static const unsigned int scif4_clk_a_pins[] = { |
| 1876 | /* SCK */ |
| 1877 | RCAR_GP_PIN(2, 6), |
| 1878 | }; |
| 1879 | static const unsigned int scif4_clk_a_mux[] = { |
| 1880 | SCK4_A_MARK, |
| 1881 | }; |
| 1882 | static const unsigned int scif4_data_b_pins[] = { |
| 1883 | /* RX, TX */ |
| 1884 | RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17), |
| 1885 | }; |
| 1886 | static const unsigned int scif4_data_b_mux[] = { |
| 1887 | RX4_B_MARK, TX4_B_MARK, |
| 1888 | }; |
| 1889 | static const unsigned int scif4_clk_b_pins[] = { |
| 1890 | /* SCK */ |
| 1891 | RCAR_GP_PIN(1, 15), |
| 1892 | }; |
| 1893 | static const unsigned int scif4_clk_b_mux[] = { |
| 1894 | SCK4_B_MARK, |
| 1895 | }; |
| 1896 | /* - SCIF5 ------------------------------------------------------------------ */ |
| 1897 | static const unsigned int scif5_data_a_pins[] = { |
| 1898 | /* RX, TX */ |
| 1899 | RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8), |
| 1900 | }; |
| 1901 | static const unsigned int scif5_data_a_mux[] = { |
| 1902 | RX5_A_MARK, TX5_A_MARK, |
| 1903 | }; |
| 1904 | static const unsigned int scif5_clk_a_pins[] = { |
| 1905 | /* SCK */ |
| 1906 | RCAR_GP_PIN(0, 6), |
| 1907 | }; |
| 1908 | static const unsigned int scif5_clk_a_mux[] = { |
| 1909 | SCK5_A_MARK, |
| 1910 | }; |
| 1911 | static const unsigned int scif5_data_b_pins[] = { |
| 1912 | /* RX, TX */ |
| 1913 | RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5), |
| 1914 | }; |
| 1915 | static const unsigned int scif5_data_b_mux[] = { |
| 1916 | RX5_B_MARK, TX5_B_MARK, |
| 1917 | }; |
| 1918 | static const unsigned int scif5_clk_b_pins[] = { |
| 1919 | /* SCK */ |
| 1920 | RCAR_GP_PIN(1, 3), |
| 1921 | }; |
| 1922 | static const unsigned int scif5_clk_b_mux[] = { |
| 1923 | SCK5_B_MARK, |
| 1924 | }; |
| 1925 | /* - SCIF Clock ------------------------------------------------------------- */ |
| 1926 | static const unsigned int scif_clk_pins[] = { |
| 1927 | /* SCIF_CLK */ |
| 1928 | RCAR_GP_PIN(2, 27), |
| 1929 | }; |
| 1930 | static const unsigned int scif_clk_mux[] = { |
| 1931 | SCIF_CLK_MARK, |
| 1932 | }; |
| 1933 | |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 1934 | /* - SSI ---------------------------------------------------------------*/ |
| 1935 | static const unsigned int ssi3_data_pins[] = { |
| 1936 | /* SDATA */ |
| 1937 | RCAR_GP_PIN(4, 3), |
| 1938 | }; |
| 1939 | static const unsigned int ssi3_data_mux[] = { |
| 1940 | SSI_SDATA3_MARK, |
| 1941 | }; |
| 1942 | static const unsigned int ssi34_ctrl_pins[] = { |
| 1943 | /* SCK, WS */ |
| 1944 | RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 4), |
| 1945 | }; |
| 1946 | static const unsigned int ssi34_ctrl_mux[] = { |
| 1947 | SSI_SCK34_MARK, SSI_WS34_MARK, |
| 1948 | }; |
| 1949 | static const unsigned int ssi4_ctrl_a_pins[] = { |
| 1950 | /* SCK, WS */ |
| 1951 | RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 7), |
| 1952 | }; |
| 1953 | static const unsigned int ssi4_ctrl_a_mux[] = { |
| 1954 | SSI_SCK4_A_MARK, SSI_WS4_A_MARK, |
| 1955 | }; |
| 1956 | static const unsigned int ssi4_data_a_pins[] = { |
| 1957 | /* SDATA */ |
| 1958 | RCAR_GP_PIN(4, 6), |
| 1959 | }; |
| 1960 | static const unsigned int ssi4_data_a_mux[] = { |
| 1961 | SSI_SDATA4_A_MARK, |
| 1962 | }; |
| 1963 | static const unsigned int ssi4_ctrl_b_pins[] = { |
| 1964 | /* SCK, WS */ |
| 1965 | RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 20), |
| 1966 | }; |
| 1967 | static const unsigned int ssi4_ctrl_b_mux[] = { |
| 1968 | SSI_SCK4_B_MARK, SSI_WS4_B_MARK, |
| 1969 | }; |
| 1970 | static const unsigned int ssi4_data_b_pins[] = { |
| 1971 | /* SDATA */ |
| 1972 | RCAR_GP_PIN(2, 16), |
| 1973 | }; |
| 1974 | static const unsigned int ssi4_data_b_mux[] = { |
| 1975 | SSI_SDATA4_B_MARK, |
| 1976 | }; |
| 1977 | |
| 1978 | /* - USB0 ------------------------------------------------------------------- */ |
| 1979 | static const unsigned int usb0_pins[] = { |
| 1980 | /* PWEN, OVC */ |
| 1981 | RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1), |
| 1982 | }; |
| 1983 | static const unsigned int usb0_mux[] = { |
| 1984 | USB0_PWEN_MARK, USB0_OVC_MARK, |
| 1985 | }; |
| 1986 | |
| 1987 | /* - VIN4 ------------------------------------------------------------------- */ |
| 1988 | static const unsigned int vin4_data18_pins[] = { |
| 1989 | RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4), |
| 1990 | RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6), |
| 1991 | RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), |
| 1992 | RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12), |
| 1993 | RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14), |
| 1994 | RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16), |
| 1995 | RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20), |
| 1996 | RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22), |
| 1997 | RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 24), |
| 1998 | }; |
| 1999 | static const unsigned int vin4_data18_mux[] = { |
| 2000 | VI4_DATA2_MARK, VI4_DATA3_MARK, |
| 2001 | VI4_DATA4_MARK, VI4_DATA5_MARK, |
| 2002 | VI4_DATA6_MARK, VI4_DATA7_MARK, |
| 2003 | VI4_DATA10_MARK, VI4_DATA11_MARK, |
| 2004 | VI4_DATA12_MARK, VI4_DATA13_MARK, |
| 2005 | VI4_DATA14_MARK, VI4_DATA15_MARK, |
| 2006 | VI4_DATA18_MARK, VI4_DATA19_MARK, |
| 2007 | VI4_DATA20_MARK, VI4_DATA21_MARK, |
| 2008 | VI4_DATA22_MARK, VI4_DATA23_MARK, |
| 2009 | }; |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2010 | static const unsigned int vin4_data_pins[] = { |
| 2011 | RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2), |
| 2012 | RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4), |
| 2013 | RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6), |
| 2014 | RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8), |
| 2015 | RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10), |
| 2016 | RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12), |
| 2017 | RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14), |
| 2018 | RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16), |
| 2019 | RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18), |
| 2020 | RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20), |
| 2021 | RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22), |
| 2022 | RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 24), |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2023 | }; |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2024 | static const unsigned int vin4_data_mux[] = { |
| 2025 | VI4_DATA0_MARK, VI4_DATA1_MARK, |
| 2026 | VI4_DATA2_MARK, VI4_DATA3_MARK, |
| 2027 | VI4_DATA4_MARK, VI4_DATA5_MARK, |
| 2028 | VI4_DATA6_MARK, VI4_DATA7_MARK, |
| 2029 | VI4_DATA8_MARK, VI4_DATA9_MARK, |
| 2030 | VI4_DATA10_MARK, VI4_DATA11_MARK, |
| 2031 | VI4_DATA12_MARK, VI4_DATA13_MARK, |
| 2032 | VI4_DATA14_MARK, VI4_DATA15_MARK, |
| 2033 | VI4_DATA16_MARK, VI4_DATA17_MARK, |
| 2034 | VI4_DATA18_MARK, VI4_DATA19_MARK, |
| 2035 | VI4_DATA20_MARK, VI4_DATA21_MARK, |
| 2036 | VI4_DATA22_MARK, VI4_DATA23_MARK, |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2037 | }; |
| 2038 | static const unsigned int vin4_sync_pins[] = { |
| 2039 | /* HSYNC#, VSYNC# */ |
| 2040 | RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 25), |
| 2041 | }; |
| 2042 | static const unsigned int vin4_sync_mux[] = { |
| 2043 | VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK, |
| 2044 | }; |
| 2045 | static const unsigned int vin4_field_pins[] = { |
| 2046 | /* FIELD */ |
| 2047 | RCAR_GP_PIN(2, 27), |
| 2048 | }; |
| 2049 | static const unsigned int vin4_field_mux[] = { |
| 2050 | VI4_FIELD_MARK, |
| 2051 | }; |
| 2052 | static const unsigned int vin4_clkenb_pins[] = { |
| 2053 | /* CLKENB */ |
| 2054 | RCAR_GP_PIN(2, 28), |
| 2055 | }; |
| 2056 | static const unsigned int vin4_clkenb_mux[] = { |
| 2057 | VI4_CLKENB_MARK, |
| 2058 | }; |
| 2059 | static const unsigned int vin4_clk_pins[] = { |
| 2060 | /* CLK */ |
| 2061 | RCAR_GP_PIN(2, 0), |
| 2062 | }; |
| 2063 | static const unsigned int vin4_clk_mux[] = { |
| 2064 | VI4_CLK_MARK, |
| 2065 | }; |
| 2066 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2067 | static const struct sh_pfc_pin_group pinmux_groups[] = { |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2068 | SH_PFC_PIN_GROUP(audio_clk_a), |
| 2069 | SH_PFC_PIN_GROUP(audio_clk_b), |
| 2070 | SH_PFC_PIN_GROUP(audio_clkout), |
| 2071 | SH_PFC_PIN_GROUP(audio_clkout1), |
| 2072 | SH_PFC_PIN_GROUP(avb0_link), |
| 2073 | SH_PFC_PIN_GROUP(avb0_magic), |
| 2074 | SH_PFC_PIN_GROUP(avb0_phy_int), |
| 2075 | SH_PFC_PIN_GROUP_ALIAS(avb0_mdc, avb0_mdio), /* Deprecated */ |
| 2076 | SH_PFC_PIN_GROUP(avb0_mdio), |
| 2077 | SH_PFC_PIN_GROUP(avb0_mii), |
| 2078 | SH_PFC_PIN_GROUP(avb0_avtp_pps_a), |
| 2079 | SH_PFC_PIN_GROUP(avb0_avtp_match_a), |
| 2080 | SH_PFC_PIN_GROUP(avb0_avtp_capture_a), |
| 2081 | SH_PFC_PIN_GROUP(avb0_avtp_pps_b), |
| 2082 | SH_PFC_PIN_GROUP(avb0_avtp_match_b), |
| 2083 | SH_PFC_PIN_GROUP(avb0_avtp_capture_b), |
| 2084 | SH_PFC_PIN_GROUP(can0_data_a), |
| 2085 | SH_PFC_PIN_GROUP(can0_data_b), |
| 2086 | SH_PFC_PIN_GROUP(can1_data_a), |
| 2087 | SH_PFC_PIN_GROUP(can1_data_b), |
| 2088 | SH_PFC_PIN_GROUP(can_clk), |
| 2089 | SH_PFC_PIN_GROUP(canfd0_data), |
| 2090 | SH_PFC_PIN_GROUP(canfd1_data), |
| 2091 | SH_PFC_PIN_GROUP(du_rgb666), |
| 2092 | SH_PFC_PIN_GROUP(du_rgb888), |
| 2093 | SH_PFC_PIN_GROUP(du_clk_in_1), |
| 2094 | SH_PFC_PIN_GROUP(du_clk_out_0), |
| 2095 | SH_PFC_PIN_GROUP(du_sync), |
| 2096 | SH_PFC_PIN_GROUP(du_disp_cde), |
| 2097 | SH_PFC_PIN_GROUP(du_cde), |
| 2098 | SH_PFC_PIN_GROUP(du_disp), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2099 | SH_PFC_PIN_GROUP(i2c0), |
| 2100 | SH_PFC_PIN_GROUP(i2c1), |
| 2101 | SH_PFC_PIN_GROUP(i2c2_a), |
| 2102 | SH_PFC_PIN_GROUP(i2c2_b), |
| 2103 | SH_PFC_PIN_GROUP(i2c3_a), |
| 2104 | SH_PFC_PIN_GROUP(i2c3_b), |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2105 | SH_PFC_PIN_GROUP(mlb_3pin), |
| 2106 | BUS_DATA_PIN_GROUP(mmc_data, 1), |
| 2107 | BUS_DATA_PIN_GROUP(mmc_data, 4), |
| 2108 | BUS_DATA_PIN_GROUP(mmc_data, 8), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2109 | SH_PFC_PIN_GROUP(mmc_ctrl), |
Marek Vasut | 88e81ec | 2019-03-04 22:39:51 +0100 | [diff] [blame] | 2110 | SH_PFC_PIN_GROUP(msiof0_clk), |
| 2111 | SH_PFC_PIN_GROUP(msiof0_sync), |
| 2112 | SH_PFC_PIN_GROUP(msiof0_ss1), |
| 2113 | SH_PFC_PIN_GROUP(msiof0_ss2), |
| 2114 | SH_PFC_PIN_GROUP(msiof0_txd), |
| 2115 | SH_PFC_PIN_GROUP(msiof0_rxd), |
| 2116 | SH_PFC_PIN_GROUP(msiof1_clk), |
| 2117 | SH_PFC_PIN_GROUP(msiof1_sync), |
| 2118 | SH_PFC_PIN_GROUP(msiof1_ss1), |
| 2119 | SH_PFC_PIN_GROUP(msiof1_ss2), |
| 2120 | SH_PFC_PIN_GROUP(msiof1_txd), |
| 2121 | SH_PFC_PIN_GROUP(msiof1_rxd), |
| 2122 | SH_PFC_PIN_GROUP(msiof2_clk), |
| 2123 | SH_PFC_PIN_GROUP(msiof2_sync_a), |
| 2124 | SH_PFC_PIN_GROUP(msiof2_sync_b), |
| 2125 | SH_PFC_PIN_GROUP(msiof2_ss1), |
| 2126 | SH_PFC_PIN_GROUP(msiof2_ss2), |
| 2127 | SH_PFC_PIN_GROUP(msiof2_txd), |
| 2128 | SH_PFC_PIN_GROUP(msiof2_rxd), |
| 2129 | SH_PFC_PIN_GROUP(msiof3_clk_a), |
| 2130 | SH_PFC_PIN_GROUP(msiof3_sync_a), |
| 2131 | SH_PFC_PIN_GROUP(msiof3_ss1_a), |
| 2132 | SH_PFC_PIN_GROUP(msiof3_ss2_a), |
| 2133 | SH_PFC_PIN_GROUP(msiof3_txd_a), |
| 2134 | SH_PFC_PIN_GROUP(msiof3_rxd_a), |
| 2135 | SH_PFC_PIN_GROUP(msiof3_clk_b), |
| 2136 | SH_PFC_PIN_GROUP(msiof3_sync_b), |
| 2137 | SH_PFC_PIN_GROUP(msiof3_ss1_b), |
| 2138 | SH_PFC_PIN_GROUP(msiof3_ss2_b), |
| 2139 | SH_PFC_PIN_GROUP(msiof3_txd_b), |
| 2140 | SH_PFC_PIN_GROUP(msiof3_rxd_b), |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2141 | SH_PFC_PIN_GROUP(pwm0_a), |
| 2142 | SH_PFC_PIN_GROUP(pwm0_b), |
| 2143 | SH_PFC_PIN_GROUP(pwm0_c), |
| 2144 | SH_PFC_PIN_GROUP(pwm1_a), |
| 2145 | SH_PFC_PIN_GROUP(pwm1_b), |
| 2146 | SH_PFC_PIN_GROUP(pwm1_c), |
| 2147 | SH_PFC_PIN_GROUP(pwm2_a), |
| 2148 | SH_PFC_PIN_GROUP(pwm2_b), |
| 2149 | SH_PFC_PIN_GROUP(pwm2_c), |
| 2150 | SH_PFC_PIN_GROUP(pwm3_a), |
| 2151 | SH_PFC_PIN_GROUP(pwm3_b), |
| 2152 | SH_PFC_PIN_GROUP(pwm3_c), |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2153 | SH_PFC_PIN_GROUP(qspi0_ctrl), |
| 2154 | SH_PFC_PIN_GROUP_SUBSET(qspi0_data2, rpc_data, 0, 2), |
| 2155 | SH_PFC_PIN_GROUP_SUBSET(qspi0_data4, rpc_data, 0, 4), |
| 2156 | SH_PFC_PIN_GROUP(qspi1_ctrl), |
| 2157 | SH_PFC_PIN_GROUP_SUBSET(qspi1_data2, rpc_data, 4, 2), |
| 2158 | SH_PFC_PIN_GROUP_SUBSET(qspi1_data4, rpc_data, 4, 4), |
| 2159 | BUS_DATA_PIN_GROUP(rpc_clk, 1), |
| 2160 | BUS_DATA_PIN_GROUP(rpc_clk, 2), |
| 2161 | SH_PFC_PIN_GROUP(rpc_ctrl), |
| 2162 | SH_PFC_PIN_GROUP(rpc_data), |
| 2163 | SH_PFC_PIN_GROUP(rpc_reset), |
| 2164 | SH_PFC_PIN_GROUP(rpc_int), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2165 | SH_PFC_PIN_GROUP(scif0_data_a), |
| 2166 | SH_PFC_PIN_GROUP(scif0_clk_a), |
| 2167 | SH_PFC_PIN_GROUP(scif0_data_b), |
| 2168 | SH_PFC_PIN_GROUP(scif0_clk_b), |
| 2169 | SH_PFC_PIN_GROUP(scif0_ctrl), |
| 2170 | SH_PFC_PIN_GROUP(scif1_data_a), |
| 2171 | SH_PFC_PIN_GROUP(scif1_clk_a), |
| 2172 | SH_PFC_PIN_GROUP(scif1_data_b), |
| 2173 | SH_PFC_PIN_GROUP(scif1_clk_b), |
| 2174 | SH_PFC_PIN_GROUP(scif1_ctrl), |
| 2175 | SH_PFC_PIN_GROUP(scif2_data), |
| 2176 | SH_PFC_PIN_GROUP(scif2_clk), |
| 2177 | SH_PFC_PIN_GROUP(scif3_data_a), |
| 2178 | SH_PFC_PIN_GROUP(scif3_clk_a), |
| 2179 | SH_PFC_PIN_GROUP(scif3_data_b), |
| 2180 | SH_PFC_PIN_GROUP(scif3_clk_b), |
| 2181 | SH_PFC_PIN_GROUP(scif4_data_a), |
| 2182 | SH_PFC_PIN_GROUP(scif4_clk_a), |
| 2183 | SH_PFC_PIN_GROUP(scif4_data_b), |
| 2184 | SH_PFC_PIN_GROUP(scif4_clk_b), |
| 2185 | SH_PFC_PIN_GROUP(scif5_data_a), |
| 2186 | SH_PFC_PIN_GROUP(scif5_clk_a), |
| 2187 | SH_PFC_PIN_GROUP(scif5_data_b), |
| 2188 | SH_PFC_PIN_GROUP(scif5_clk_b), |
| 2189 | SH_PFC_PIN_GROUP(scif_clk), |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2190 | SH_PFC_PIN_GROUP(ssi3_data), |
| 2191 | SH_PFC_PIN_GROUP(ssi34_ctrl), |
| 2192 | SH_PFC_PIN_GROUP(ssi4_ctrl_a), |
| 2193 | SH_PFC_PIN_GROUP(ssi4_data_a), |
| 2194 | SH_PFC_PIN_GROUP(ssi4_ctrl_b), |
| 2195 | SH_PFC_PIN_GROUP(ssi4_data_b), |
| 2196 | SH_PFC_PIN_GROUP(usb0), |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2197 | BUS_DATA_PIN_GROUP(vin4_data, 8), |
| 2198 | BUS_DATA_PIN_GROUP(vin4_data, 10), |
| 2199 | BUS_DATA_PIN_GROUP(vin4_data, 12), |
| 2200 | BUS_DATA_PIN_GROUP(vin4_data, 16), |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2201 | SH_PFC_PIN_GROUP(vin4_data18), |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2202 | BUS_DATA_PIN_GROUP(vin4_data, 20), |
| 2203 | BUS_DATA_PIN_GROUP(vin4_data, 24), |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2204 | SH_PFC_PIN_GROUP(vin4_sync), |
| 2205 | SH_PFC_PIN_GROUP(vin4_field), |
| 2206 | SH_PFC_PIN_GROUP(vin4_clkenb), |
| 2207 | SH_PFC_PIN_GROUP(vin4_clk), |
| 2208 | }; |
| 2209 | |
| 2210 | static const char * const audio_clk_groups[] = { |
| 2211 | "audio_clk_a", |
| 2212 | "audio_clk_b", |
| 2213 | "audio_clkout", |
| 2214 | "audio_clkout1", |
| 2215 | }; |
| 2216 | |
| 2217 | static const char * const avb0_groups[] = { |
| 2218 | "avb0_link", |
| 2219 | "avb0_magic", |
| 2220 | "avb0_phy_int", |
| 2221 | "avb0_mdc", /* Deprecated, please use "avb0_mdio" instead */ |
| 2222 | "avb0_mdio", |
| 2223 | "avb0_mii", |
| 2224 | "avb0_avtp_pps_a", |
| 2225 | "avb0_avtp_match_a", |
| 2226 | "avb0_avtp_capture_a", |
| 2227 | "avb0_avtp_pps_b", |
| 2228 | "avb0_avtp_match_b", |
| 2229 | "avb0_avtp_capture_b", |
| 2230 | }; |
| 2231 | |
| 2232 | static const char * const can0_groups[] = { |
| 2233 | "can0_data_a", |
| 2234 | "can0_data_b", |
| 2235 | }; |
| 2236 | static const char * const can1_groups[] = { |
| 2237 | "can1_data_a", |
| 2238 | "can1_data_b", |
| 2239 | }; |
| 2240 | static const char * const can_clk_groups[] = { |
| 2241 | "can_clk", |
| 2242 | }; |
| 2243 | |
| 2244 | static const char * const canfd0_groups[] = { |
| 2245 | "canfd0_data", |
| 2246 | }; |
| 2247 | static const char * const canfd1_groups[] = { |
| 2248 | "canfd1_data", |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2249 | }; |
| 2250 | |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2251 | static const char * const du_groups[] = { |
| 2252 | "du_rgb666", |
| 2253 | "du_rgb888", |
| 2254 | "du_clk_in_1", |
| 2255 | "du_clk_out_0", |
| 2256 | "du_sync", |
| 2257 | "du_disp_cde", |
| 2258 | "du_cde", |
| 2259 | "du_disp", |
| 2260 | }; |
| 2261 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2262 | static const char * const i2c0_groups[] = { |
| 2263 | "i2c0", |
| 2264 | }; |
| 2265 | static const char * const i2c1_groups[] = { |
| 2266 | "i2c1", |
| 2267 | }; |
| 2268 | |
| 2269 | static const char * const i2c2_groups[] = { |
| 2270 | "i2c2_a", |
| 2271 | "i2c2_b", |
| 2272 | }; |
| 2273 | |
| 2274 | static const char * const i2c3_groups[] = { |
| 2275 | "i2c3_a", |
| 2276 | "i2c3_b", |
| 2277 | }; |
| 2278 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2279 | static const char * const mlb_3pin_groups[] = { |
| 2280 | "mlb_3pin", |
| 2281 | }; |
| 2282 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2283 | static const char * const mmc_groups[] = { |
| 2284 | "mmc_data1", |
| 2285 | "mmc_data4", |
| 2286 | "mmc_data8", |
| 2287 | "mmc_ctrl", |
| 2288 | }; |
| 2289 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2290 | static const char * const msiof0_groups[] = { |
| 2291 | "msiof0_clk", |
| 2292 | "msiof0_sync", |
| 2293 | "msiof0_ss1", |
| 2294 | "msiof0_ss2", |
| 2295 | "msiof0_txd", |
| 2296 | "msiof0_rxd", |
| 2297 | }; |
| 2298 | |
| 2299 | static const char * const msiof1_groups[] = { |
| 2300 | "msiof1_clk", |
| 2301 | "msiof1_sync", |
| 2302 | "msiof1_ss1", |
| 2303 | "msiof1_ss2", |
| 2304 | "msiof1_txd", |
| 2305 | "msiof1_rxd", |
| 2306 | }; |
| 2307 | |
| 2308 | static const char * const msiof2_groups[] = { |
| 2309 | "msiof2_clk", |
| 2310 | "msiof2_sync_a", |
| 2311 | "msiof2_sync_b", |
| 2312 | "msiof2_ss1", |
| 2313 | "msiof2_ss2", |
| 2314 | "msiof2_txd", |
| 2315 | "msiof2_rxd", |
| 2316 | }; |
| 2317 | |
| 2318 | static const char * const msiof3_groups[] = { |
| 2319 | "msiof3_clk_a", |
| 2320 | "msiof3_sync_a", |
| 2321 | "msiof3_ss1_a", |
| 2322 | "msiof3_ss2_a", |
| 2323 | "msiof3_txd_a", |
| 2324 | "msiof3_rxd_a", |
| 2325 | "msiof3_clk_b", |
| 2326 | "msiof3_sync_b", |
| 2327 | "msiof3_ss1_b", |
| 2328 | "msiof3_ss2_b", |
| 2329 | "msiof3_txd_b", |
| 2330 | "msiof3_rxd_b", |
| 2331 | }; |
| 2332 | |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2333 | static const char * const pwm0_groups[] = { |
| 2334 | "pwm0_a", |
| 2335 | "pwm0_b", |
| 2336 | "pwm0_c", |
| 2337 | }; |
| 2338 | |
| 2339 | static const char * const pwm1_groups[] = { |
| 2340 | "pwm1_a", |
| 2341 | "pwm1_b", |
| 2342 | "pwm1_c", |
| 2343 | }; |
| 2344 | |
| 2345 | static const char * const pwm2_groups[] = { |
| 2346 | "pwm2_a", |
| 2347 | "pwm2_b", |
| 2348 | "pwm2_c", |
| 2349 | }; |
| 2350 | |
| 2351 | static const char * const pwm3_groups[] = { |
| 2352 | "pwm3_a", |
| 2353 | "pwm3_b", |
| 2354 | "pwm3_c", |
| 2355 | }; |
| 2356 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2357 | static const char * const qspi0_groups[] = { |
| 2358 | "qspi0_ctrl", |
| 2359 | "qspi0_data2", |
| 2360 | "qspi0_data4", |
| 2361 | }; |
| 2362 | |
| 2363 | static const char * const qspi1_groups[] = { |
| 2364 | "qspi1_ctrl", |
| 2365 | "qspi1_data2", |
| 2366 | "qspi1_data4", |
| 2367 | }; |
| 2368 | |
| 2369 | static const char * const rpc_groups[] = { |
| 2370 | "rpc_clk1", |
| 2371 | "rpc_clk2", |
| 2372 | "rpc_ctrl", |
| 2373 | "rpc_data", |
| 2374 | "rpc_reset", |
| 2375 | "rpc_int", |
| 2376 | }; |
| 2377 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2378 | static const char * const scif0_groups[] = { |
| 2379 | "scif0_data_a", |
| 2380 | "scif0_clk_a", |
| 2381 | "scif0_data_b", |
| 2382 | "scif0_clk_b", |
| 2383 | "scif0_ctrl", |
| 2384 | }; |
| 2385 | |
| 2386 | static const char * const scif1_groups[] = { |
| 2387 | "scif1_data_a", |
| 2388 | "scif1_clk_a", |
| 2389 | "scif1_data_b", |
| 2390 | "scif1_clk_b", |
| 2391 | "scif1_ctrl", |
| 2392 | }; |
| 2393 | |
| 2394 | static const char * const scif2_groups[] = { |
| 2395 | "scif2_data", |
| 2396 | "scif2_clk", |
| 2397 | }; |
| 2398 | |
| 2399 | static const char * const scif3_groups[] = { |
| 2400 | "scif3_data_a", |
| 2401 | "scif3_clk_a", |
| 2402 | "scif3_data_b", |
| 2403 | "scif3_clk_b", |
| 2404 | }; |
| 2405 | |
| 2406 | static const char * const scif4_groups[] = { |
| 2407 | "scif4_data_a", |
| 2408 | "scif4_clk_a", |
| 2409 | "scif4_data_b", |
| 2410 | "scif4_clk_b", |
| 2411 | }; |
| 2412 | |
| 2413 | static const char * const scif5_groups[] = { |
| 2414 | "scif5_data_a", |
| 2415 | "scif5_clk_a", |
| 2416 | "scif5_data_b", |
| 2417 | "scif5_clk_b", |
| 2418 | }; |
| 2419 | |
| 2420 | static const char * const scif_clk_groups[] = { |
| 2421 | "scif_clk", |
| 2422 | }; |
| 2423 | |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2424 | static const char * const ssi_groups[] = { |
| 2425 | "ssi3_data", |
| 2426 | "ssi34_ctrl", |
| 2427 | "ssi4_ctrl_a", |
| 2428 | "ssi4_data_a", |
| 2429 | "ssi4_ctrl_b", |
| 2430 | "ssi4_data_b", |
| 2431 | }; |
| 2432 | |
| 2433 | static const char * const usb0_groups[] = { |
| 2434 | "usb0", |
| 2435 | }; |
| 2436 | |
| 2437 | static const char * const vin4_groups[] = { |
| 2438 | "vin4_data8", |
| 2439 | "vin4_data10", |
| 2440 | "vin4_data12", |
| 2441 | "vin4_data16", |
| 2442 | "vin4_data18", |
| 2443 | "vin4_data20", |
| 2444 | "vin4_data24", |
| 2445 | "vin4_sync", |
| 2446 | "vin4_field", |
| 2447 | "vin4_clkenb", |
| 2448 | "vin4_clk", |
| 2449 | }; |
| 2450 | |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2451 | static const struct sh_pfc_function pinmux_functions[] = { |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2452 | SH_PFC_FUNCTION(audio_clk), |
| 2453 | SH_PFC_FUNCTION(avb0), |
| 2454 | SH_PFC_FUNCTION(can0), |
| 2455 | SH_PFC_FUNCTION(can1), |
| 2456 | SH_PFC_FUNCTION(can_clk), |
| 2457 | SH_PFC_FUNCTION(canfd0), |
| 2458 | SH_PFC_FUNCTION(canfd1), |
| 2459 | SH_PFC_FUNCTION(du), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2460 | SH_PFC_FUNCTION(i2c0), |
| 2461 | SH_PFC_FUNCTION(i2c1), |
| 2462 | SH_PFC_FUNCTION(i2c2), |
| 2463 | SH_PFC_FUNCTION(i2c3), |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2464 | SH_PFC_FUNCTION(mlb_3pin), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2465 | SH_PFC_FUNCTION(mmc), |
Marek Vasut | 88e81ec | 2019-03-04 22:39:51 +0100 | [diff] [blame] | 2466 | SH_PFC_FUNCTION(msiof0), |
| 2467 | SH_PFC_FUNCTION(msiof1), |
| 2468 | SH_PFC_FUNCTION(msiof2), |
| 2469 | SH_PFC_FUNCTION(msiof3), |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2470 | SH_PFC_FUNCTION(pwm0), |
| 2471 | SH_PFC_FUNCTION(pwm1), |
| 2472 | SH_PFC_FUNCTION(pwm2), |
| 2473 | SH_PFC_FUNCTION(pwm3), |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2474 | SH_PFC_FUNCTION(qspi0), |
| 2475 | SH_PFC_FUNCTION(qspi1), |
| 2476 | SH_PFC_FUNCTION(rpc), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2477 | SH_PFC_FUNCTION(scif0), |
| 2478 | SH_PFC_FUNCTION(scif1), |
| 2479 | SH_PFC_FUNCTION(scif2), |
| 2480 | SH_PFC_FUNCTION(scif3), |
| 2481 | SH_PFC_FUNCTION(scif4), |
| 2482 | SH_PFC_FUNCTION(scif5), |
| 2483 | SH_PFC_FUNCTION(scif_clk), |
Marek Vasut | eb13e0f | 2018-06-10 16:05:48 +0200 | [diff] [blame] | 2484 | SH_PFC_FUNCTION(ssi), |
| 2485 | SH_PFC_FUNCTION(usb0), |
| 2486 | SH_PFC_FUNCTION(vin4), |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2487 | }; |
| 2488 | |
| 2489 | static const struct pinmux_cfg_reg pinmux_config_regs[] = { |
| 2490 | #define F_(x, y) FN_##y |
| 2491 | #define FM(x) FN_##x |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2492 | { PINMUX_CFG_REG_VAR("GPSR0", 0xe6060100, 32, |
| 2493 | GROUP(-23, 1, 1, 1, 1, 1, 1, 1, 1, 1), |
| 2494 | GROUP( |
| 2495 | /* GP0_31_9 RESERVED */ |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2496 | GP_0_8_FN, GPSR0_8, |
| 2497 | GP_0_7_FN, GPSR0_7, |
| 2498 | GP_0_6_FN, GPSR0_6, |
| 2499 | GP_0_5_FN, GPSR0_5, |
| 2500 | GP_0_4_FN, GPSR0_4, |
| 2501 | GP_0_3_FN, GPSR0_3, |
| 2502 | GP_0_2_FN, GPSR0_2, |
| 2503 | GP_0_1_FN, GPSR0_1, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2504 | GP_0_0_FN, GPSR0_0, )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2505 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2506 | { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2507 | GP_1_31_FN, GPSR1_31, |
| 2508 | GP_1_30_FN, GPSR1_30, |
| 2509 | GP_1_29_FN, GPSR1_29, |
| 2510 | GP_1_28_FN, GPSR1_28, |
| 2511 | GP_1_27_FN, GPSR1_27, |
| 2512 | GP_1_26_FN, GPSR1_26, |
| 2513 | GP_1_25_FN, GPSR1_25, |
| 2514 | GP_1_24_FN, GPSR1_24, |
| 2515 | GP_1_23_FN, GPSR1_23, |
| 2516 | GP_1_22_FN, GPSR1_22, |
| 2517 | GP_1_21_FN, GPSR1_21, |
| 2518 | GP_1_20_FN, GPSR1_20, |
| 2519 | GP_1_19_FN, GPSR1_19, |
| 2520 | GP_1_18_FN, GPSR1_18, |
| 2521 | GP_1_17_FN, GPSR1_17, |
| 2522 | GP_1_16_FN, GPSR1_16, |
| 2523 | GP_1_15_FN, GPSR1_15, |
| 2524 | GP_1_14_FN, GPSR1_14, |
| 2525 | GP_1_13_FN, GPSR1_13, |
| 2526 | GP_1_12_FN, GPSR1_12, |
| 2527 | GP_1_11_FN, GPSR1_11, |
| 2528 | GP_1_10_FN, GPSR1_10, |
| 2529 | GP_1_9_FN, GPSR1_9, |
| 2530 | GP_1_8_FN, GPSR1_8, |
| 2531 | GP_1_7_FN, GPSR1_7, |
| 2532 | GP_1_6_FN, GPSR1_6, |
| 2533 | GP_1_5_FN, GPSR1_5, |
| 2534 | GP_1_4_FN, GPSR1_4, |
| 2535 | GP_1_3_FN, GPSR1_3, |
| 2536 | GP_1_2_FN, GPSR1_2, |
| 2537 | GP_1_1_FN, GPSR1_1, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2538 | GP_1_0_FN, GPSR1_0, )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2539 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2540 | { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2541 | GP_2_31_FN, GPSR2_31, |
| 2542 | GP_2_30_FN, GPSR2_30, |
| 2543 | GP_2_29_FN, GPSR2_29, |
| 2544 | GP_2_28_FN, GPSR2_28, |
| 2545 | GP_2_27_FN, GPSR2_27, |
| 2546 | GP_2_26_FN, GPSR2_26, |
| 2547 | GP_2_25_FN, GPSR2_25, |
| 2548 | GP_2_24_FN, GPSR2_24, |
| 2549 | GP_2_23_FN, GPSR2_23, |
| 2550 | GP_2_22_FN, GPSR2_22, |
| 2551 | GP_2_21_FN, GPSR2_21, |
| 2552 | GP_2_20_FN, GPSR2_20, |
| 2553 | GP_2_19_FN, GPSR2_19, |
| 2554 | GP_2_18_FN, GPSR2_18, |
| 2555 | GP_2_17_FN, GPSR2_17, |
| 2556 | GP_2_16_FN, GPSR2_16, |
| 2557 | GP_2_15_FN, GPSR2_15, |
| 2558 | GP_2_14_FN, GPSR2_14, |
| 2559 | GP_2_13_FN, GPSR2_13, |
| 2560 | GP_2_12_FN, GPSR2_12, |
| 2561 | GP_2_11_FN, GPSR2_11, |
| 2562 | GP_2_10_FN, GPSR2_10, |
| 2563 | GP_2_9_FN, GPSR2_9, |
| 2564 | GP_2_8_FN, GPSR2_8, |
| 2565 | GP_2_7_FN, GPSR2_7, |
| 2566 | GP_2_6_FN, GPSR2_6, |
| 2567 | GP_2_5_FN, GPSR2_5, |
| 2568 | GP_2_4_FN, GPSR2_4, |
| 2569 | GP_2_3_FN, GPSR2_3, |
| 2570 | GP_2_2_FN, GPSR2_2, |
| 2571 | GP_2_1_FN, GPSR2_1, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2572 | GP_2_0_FN, GPSR2_0, )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2573 | }, |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2574 | { PINMUX_CFG_REG_VAR("GPSR3", 0xe606010c, 32, |
| 2575 | GROUP(-22, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1), |
| 2576 | GROUP( |
| 2577 | /* GP3_31_10 RESERVED */ |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2578 | GP_3_9_FN, GPSR3_9, |
| 2579 | GP_3_8_FN, GPSR3_8, |
| 2580 | GP_3_7_FN, GPSR3_7, |
| 2581 | GP_3_6_FN, GPSR3_6, |
| 2582 | GP_3_5_FN, GPSR3_5, |
| 2583 | GP_3_4_FN, GPSR3_4, |
| 2584 | GP_3_3_FN, GPSR3_3, |
| 2585 | GP_3_2_FN, GPSR3_2, |
| 2586 | GP_3_1_FN, GPSR3_1, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2587 | GP_3_0_FN, GPSR3_0, )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2588 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2589 | { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2590 | GP_4_31_FN, GPSR4_31, |
| 2591 | GP_4_30_FN, GPSR4_30, |
| 2592 | GP_4_29_FN, GPSR4_29, |
| 2593 | GP_4_28_FN, GPSR4_28, |
| 2594 | GP_4_27_FN, GPSR4_27, |
| 2595 | GP_4_26_FN, GPSR4_26, |
| 2596 | GP_4_25_FN, GPSR4_25, |
| 2597 | GP_4_24_FN, GPSR4_24, |
| 2598 | GP_4_23_FN, GPSR4_23, |
| 2599 | GP_4_22_FN, GPSR4_22, |
| 2600 | GP_4_21_FN, GPSR4_21, |
| 2601 | GP_4_20_FN, GPSR4_20, |
| 2602 | GP_4_19_FN, GPSR4_19, |
| 2603 | GP_4_18_FN, GPSR4_18, |
| 2604 | GP_4_17_FN, GPSR4_17, |
| 2605 | GP_4_16_FN, GPSR4_16, |
| 2606 | GP_4_15_FN, GPSR4_15, |
| 2607 | GP_4_14_FN, GPSR4_14, |
| 2608 | GP_4_13_FN, GPSR4_13, |
| 2609 | GP_4_12_FN, GPSR4_12, |
| 2610 | GP_4_11_FN, GPSR4_11, |
| 2611 | GP_4_10_FN, GPSR4_10, |
| 2612 | GP_4_9_FN, GPSR4_9, |
| 2613 | GP_4_8_FN, GPSR4_8, |
| 2614 | GP_4_7_FN, GPSR4_7, |
| 2615 | GP_4_6_FN, GPSR4_6, |
| 2616 | GP_4_5_FN, GPSR4_5, |
| 2617 | GP_4_4_FN, GPSR4_4, |
| 2618 | GP_4_3_FN, GPSR4_3, |
| 2619 | GP_4_2_FN, GPSR4_2, |
| 2620 | GP_4_1_FN, GPSR4_1, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2621 | GP_4_0_FN, GPSR4_0, )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2622 | }, |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2623 | { PINMUX_CFG_REG_VAR("GPSR5", 0xe6060114, 32, |
| 2624 | GROUP(-11, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, |
| 2625 | 1, 1, 1, 1, 1, 1, 1, 1, 1, 1), |
| 2626 | GROUP( |
| 2627 | /* GP5_31_21 RESERVED */ |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2628 | GP_5_20_FN, GPSR5_20, |
| 2629 | GP_5_19_FN, GPSR5_19, |
| 2630 | GP_5_18_FN, GPSR5_18, |
| 2631 | GP_5_17_FN, GPSR5_17, |
| 2632 | GP_5_16_FN, GPSR5_16, |
| 2633 | GP_5_15_FN, GPSR5_15, |
| 2634 | GP_5_14_FN, GPSR5_14, |
| 2635 | GP_5_13_FN, GPSR5_13, |
| 2636 | GP_5_12_FN, GPSR5_12, |
| 2637 | GP_5_11_FN, GPSR5_11, |
| 2638 | GP_5_10_FN, GPSR5_10, |
| 2639 | GP_5_9_FN, GPSR5_9, |
| 2640 | GP_5_8_FN, GPSR5_8, |
| 2641 | GP_5_7_FN, GPSR5_7, |
| 2642 | GP_5_6_FN, GPSR5_6, |
| 2643 | GP_5_5_FN, GPSR5_5, |
| 2644 | GP_5_4_FN, GPSR5_4, |
| 2645 | GP_5_3_FN, GPSR5_3, |
| 2646 | GP_5_2_FN, GPSR5_2, |
| 2647 | GP_5_1_FN, GPSR5_1, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2648 | GP_5_0_FN, GPSR5_0, )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2649 | }, |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2650 | { PINMUX_CFG_REG_VAR("GPSR6", 0xe6060118, 32, |
| 2651 | GROUP(-18, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, |
| 2652 | 1, 1, 1), |
| 2653 | GROUP( |
| 2654 | /* GP6_31_14 RESERVED */ |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2655 | GP_6_13_FN, GPSR6_13, |
| 2656 | GP_6_12_FN, GPSR6_12, |
| 2657 | GP_6_11_FN, GPSR6_11, |
| 2658 | GP_6_10_FN, GPSR6_10, |
| 2659 | GP_6_9_FN, GPSR6_9, |
| 2660 | GP_6_8_FN, GPSR6_8, |
| 2661 | GP_6_7_FN, GPSR6_7, |
| 2662 | GP_6_6_FN, GPSR6_6, |
| 2663 | GP_6_5_FN, GPSR6_5, |
| 2664 | GP_6_4_FN, GPSR6_4, |
| 2665 | GP_6_3_FN, GPSR6_3, |
| 2666 | GP_6_2_FN, GPSR6_2, |
| 2667 | GP_6_1_FN, GPSR6_1, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2668 | GP_6_0_FN, GPSR6_0, )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2669 | }, |
| 2670 | #undef F_ |
| 2671 | #undef FM |
| 2672 | |
| 2673 | #define F_(x, y) x, |
| 2674 | #define FM(x) FN_##x, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2675 | { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2676 | IP0_31_28 |
| 2677 | IP0_27_24 |
| 2678 | IP0_23_20 |
| 2679 | IP0_19_16 |
| 2680 | IP0_15_12 |
| 2681 | IP0_11_8 |
| 2682 | IP0_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2683 | IP0_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2684 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2685 | { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2686 | IP1_31_28 |
| 2687 | IP1_27_24 |
| 2688 | IP1_23_20 |
| 2689 | IP1_19_16 |
| 2690 | IP1_15_12 |
| 2691 | IP1_11_8 |
| 2692 | IP1_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2693 | IP1_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2694 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2695 | { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2696 | IP2_31_28 |
| 2697 | IP2_27_24 |
| 2698 | IP2_23_20 |
| 2699 | IP2_19_16 |
| 2700 | IP2_15_12 |
| 2701 | IP2_11_8 |
| 2702 | IP2_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2703 | IP2_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2704 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2705 | { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2706 | IP3_31_28 |
| 2707 | IP3_27_24 |
| 2708 | IP3_23_20 |
| 2709 | IP3_19_16 |
| 2710 | IP3_15_12 |
| 2711 | IP3_11_8 |
| 2712 | IP3_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2713 | IP3_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2714 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2715 | { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2716 | IP4_31_28 |
| 2717 | IP4_27_24 |
| 2718 | IP4_23_20 |
| 2719 | IP4_19_16 |
| 2720 | IP4_15_12 |
| 2721 | IP4_11_8 |
| 2722 | IP4_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2723 | IP4_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2724 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2725 | { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2726 | IP5_31_28 |
| 2727 | IP5_27_24 |
| 2728 | IP5_23_20 |
| 2729 | IP5_19_16 |
| 2730 | IP5_15_12 |
| 2731 | IP5_11_8 |
| 2732 | IP5_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2733 | IP5_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2734 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2735 | { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2736 | IP6_31_28 |
| 2737 | IP6_27_24 |
| 2738 | IP6_23_20 |
| 2739 | IP6_19_16 |
| 2740 | IP6_15_12 |
| 2741 | IP6_11_8 |
| 2742 | IP6_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2743 | IP6_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2744 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2745 | { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2746 | IP7_31_28 |
| 2747 | IP7_27_24 |
| 2748 | IP7_23_20 |
| 2749 | IP7_19_16 |
| 2750 | IP7_15_12 |
| 2751 | IP7_11_8 |
| 2752 | IP7_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2753 | IP7_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2754 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2755 | { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2756 | IP8_31_28 |
| 2757 | IP8_27_24 |
| 2758 | IP8_23_20 |
| 2759 | IP8_19_16 |
| 2760 | IP8_15_12 |
| 2761 | IP8_11_8 |
| 2762 | IP8_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2763 | IP8_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2764 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2765 | { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2766 | IP9_31_28 |
| 2767 | IP9_27_24 |
| 2768 | IP9_23_20 |
| 2769 | IP9_19_16 |
| 2770 | IP9_15_12 |
| 2771 | IP9_11_8 |
| 2772 | IP9_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2773 | IP9_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2774 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2775 | { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2776 | IP10_31_28 |
| 2777 | IP10_27_24 |
| 2778 | IP10_23_20 |
| 2779 | IP10_19_16 |
| 2780 | IP10_15_12 |
| 2781 | IP10_11_8 |
| 2782 | IP10_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2783 | IP10_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2784 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2785 | { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2786 | IP11_31_28 |
| 2787 | IP11_27_24 |
| 2788 | IP11_23_20 |
| 2789 | IP11_19_16 |
| 2790 | IP11_15_12 |
| 2791 | IP11_11_8 |
| 2792 | IP11_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2793 | IP11_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2794 | }, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2795 | { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2796 | IP12_31_28 |
| 2797 | IP12_27_24 |
| 2798 | IP12_23_20 |
| 2799 | IP12_19_16 |
| 2800 | IP12_15_12 |
| 2801 | IP12_11_8 |
| 2802 | IP12_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2803 | IP12_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2804 | }, |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2805 | { PINMUX_CFG_REG_VAR("IPSR13", 0xe6060234, 32, |
| 2806 | GROUP(-24, 4, 4), |
| 2807 | GROUP( |
| 2808 | /* IP13_31_8 RESERVED */ |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2809 | IP13_7_4 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2810 | IP13_3_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2811 | }, |
| 2812 | #undef F_ |
| 2813 | #undef FM |
| 2814 | |
| 2815 | #define F_(x, y) x, |
| 2816 | #define FM(x) FN_##x, |
| 2817 | { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32, |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2818 | GROUP(-1, 1, 1, 1, 1, 1, 1, 2, 2, 2, 2, -1, |
| 2819 | 1, 1, 1, 1, 1, 1, -4, 1, 1, 1, 1, 1, 1), |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2820 | GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2821 | /* RESERVED 31 */ |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2822 | MOD_SEL0_30 |
| 2823 | MOD_SEL0_29 |
| 2824 | MOD_SEL0_28 |
| 2825 | MOD_SEL0_27 |
| 2826 | MOD_SEL0_26 |
| 2827 | MOD_SEL0_25 |
| 2828 | MOD_SEL0_24_23 |
| 2829 | MOD_SEL0_22_21 |
| 2830 | MOD_SEL0_20_19 |
| 2831 | MOD_SEL0_18_17 |
| 2832 | /* RESERVED 16 */ |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2833 | MOD_SEL0_15 |
| 2834 | MOD_SEL0_14 |
| 2835 | MOD_SEL0_13 |
| 2836 | MOD_SEL0_12 |
| 2837 | MOD_SEL0_11 |
| 2838 | MOD_SEL0_10 |
| 2839 | /* RESERVED 9, 8, 7, 6 */ |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2840 | MOD_SEL0_5 |
| 2841 | MOD_SEL0_4 |
| 2842 | MOD_SEL0_3 |
| 2843 | MOD_SEL0_2 |
| 2844 | MOD_SEL0_1 |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2845 | MOD_SEL0_0 )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2846 | }, |
| 2847 | { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32, |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2848 | GROUP(1, 1, 1, 1, 1, 1, -26), |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 2849 | GROUP( |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2850 | MOD_SEL1_31 |
| 2851 | MOD_SEL1_30 |
| 2852 | MOD_SEL1_29 |
| 2853 | MOD_SEL1_28 |
| 2854 | MOD_SEL1_27 |
| 2855 | MOD_SEL1_26 |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2856 | /* RESERVED 25-0 */ )) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2857 | }, |
Marek Vasut | f5ba8ca | 2023-09-17 16:08:46 +0200 | [diff] [blame] | 2858 | { /* sentinel */ } |
| 2859 | }; |
| 2860 | |
| 2861 | enum ioctrl_regs { |
| 2862 | POCCTRL0, |
| 2863 | POCCTRL2, |
| 2864 | TDSELCTRL, |
| 2865 | }; |
| 2866 | |
| 2867 | static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = { |
| 2868 | [POCCTRL0] = { 0xe6060380, }, |
| 2869 | [POCCTRL2] = { 0xe6060388, }, |
| 2870 | [TDSELCTRL] = { 0xe60603c0, }, |
| 2871 | { /* sentinel */ } |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2872 | }; |
| 2873 | |
Marek Vasut | f5ba8ca | 2023-09-17 16:08:46 +0200 | [diff] [blame] | 2874 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2875 | static int r8a77995_pin_to_pocctrl(unsigned int pin, u32 *pocctrl) |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2876 | { |
Marek Vasut | f5ba8ca | 2023-09-17 16:08:46 +0200 | [diff] [blame] | 2877 | switch (pin) { |
| 2878 | case RCAR_GP_PIN(3, 0) ... RCAR_GP_PIN(3, 9): |
| 2879 | *pocctrl = pinmux_ioctrl_regs[POCCTRL0].reg; |
| 2880 | return 29 - (pin - RCAR_GP_PIN(3, 0)); |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2881 | |
Marek Vasut | f5ba8ca | 2023-09-17 16:08:46 +0200 | [diff] [blame] | 2882 | case PIN_VDDQ_AVB0: |
| 2883 | *pocctrl = pinmux_ioctrl_regs[POCCTRL2].reg; |
| 2884 | return 0; |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2885 | |
Marek Vasut | f5ba8ca | 2023-09-17 16:08:46 +0200 | [diff] [blame] | 2886 | default: |
| 2887 | return -EINVAL; |
| 2888 | } |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 2889 | } |
| 2890 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 2891 | static const struct pinmux_bias_reg pinmux_bias_regs[] = { |
| 2892 | { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) { |
| 2893 | [ 0] = RCAR_GP_PIN(1, 9), /* DU_DG1 */ |
| 2894 | [ 1] = RCAR_GP_PIN(1, 8), /* DU_DG0 */ |
| 2895 | [ 2] = RCAR_GP_PIN(1, 7), /* DU_DB7 */ |
| 2896 | [ 3] = RCAR_GP_PIN(1, 6), /* DU_DB6 */ |
| 2897 | [ 4] = RCAR_GP_PIN(1, 5), /* DU_DB5 */ |
| 2898 | [ 5] = RCAR_GP_PIN(1, 4), /* DU_DB4 */ |
| 2899 | [ 6] = RCAR_GP_PIN(1, 3), /* DU_DB3 */ |
| 2900 | [ 7] = RCAR_GP_PIN(1, 2), /* DU_DB2 */ |
| 2901 | [ 8] = RCAR_GP_PIN(1, 1), /* DU_DB1 */ |
| 2902 | [ 9] = RCAR_GP_PIN(1, 0), /* DU_DB0 */ |
| 2903 | [10] = PIN_MLB_REF, /* MLB_REF */ |
| 2904 | [11] = RCAR_GP_PIN(0, 8), /* MLB_SIG */ |
| 2905 | [12] = RCAR_GP_PIN(0, 7), /* MLB_DAT */ |
| 2906 | [13] = RCAR_GP_PIN(0, 6), /* MLB_CLK */ |
| 2907 | [14] = RCAR_GP_PIN(0, 5), /* MSIOF2_RXD */ |
| 2908 | [15] = RCAR_GP_PIN(0, 4), /* MSIOF2_TXD */ |
| 2909 | [16] = RCAR_GP_PIN(0, 3), /* MSIOF2_SCK */ |
| 2910 | [17] = RCAR_GP_PIN(0, 2), /* IRQ0_A */ |
| 2911 | [18] = RCAR_GP_PIN(0, 1), /* USB0_OVC */ |
| 2912 | [19] = RCAR_GP_PIN(0, 0), /* USB0_PWEN */ |
| 2913 | [20] = PIN_PRESETOUT_N, /* PRESETOUT# */ |
| 2914 | [21] = PIN_DU_DOTCLKIN0, /* DU_DOTCLKIN0 */ |
| 2915 | [22] = PIN_FSCLKST_N, /* FSCLKST# */ |
| 2916 | [23] = SH_PFC_PIN_NONE, |
| 2917 | [24] = SH_PFC_PIN_NONE, |
| 2918 | [25] = SH_PFC_PIN_NONE, |
| 2919 | [26] = SH_PFC_PIN_NONE, |
| 2920 | [27] = SH_PFC_PIN_NONE, |
| 2921 | [28] = PIN_TDI, /* TDI */ |
| 2922 | [29] = PIN_TMS, /* TMS */ |
| 2923 | [30] = PIN_TCK, /* TCK */ |
| 2924 | [31] = PIN_TRST_N, /* TRST# */ |
| 2925 | } }, |
| 2926 | { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) { |
| 2927 | [ 0] = RCAR_GP_PIN(2, 9), /* VI4_DATA8 */ |
| 2928 | [ 1] = RCAR_GP_PIN(2, 8), /* VI4_DATA7 */ |
| 2929 | [ 2] = RCAR_GP_PIN(2, 7), /* VI4_DATA6 */ |
| 2930 | [ 3] = RCAR_GP_PIN(2, 6), /* VI4_DATA5 */ |
| 2931 | [ 4] = RCAR_GP_PIN(2, 5), /* VI4_DATA4 */ |
| 2932 | [ 5] = RCAR_GP_PIN(2, 4), /* VI4_DATA3 */ |
| 2933 | [ 6] = RCAR_GP_PIN(2, 3), /* VI4_DATA2 */ |
| 2934 | [ 7] = RCAR_GP_PIN(2, 2), /* VI4_DATA1 */ |
| 2935 | [ 8] = RCAR_GP_PIN(2, 1), /* VI4_DATA0 */ |
| 2936 | [ 9] = RCAR_GP_PIN(2, 0), /* VI4_CLK */ |
| 2937 | [10] = RCAR_GP_PIN(1, 31), /* QPOLB */ |
| 2938 | [11] = RCAR_GP_PIN(1, 30), /* QPOLA */ |
| 2939 | [12] = RCAR_GP_PIN(1, 29), /* DU_CDE */ |
| 2940 | [13] = RCAR_GP_PIN(1, 28), /* DU_DISP/CDE */ |
| 2941 | [14] = RCAR_GP_PIN(1, 27), /* DU_DISP */ |
| 2942 | [15] = RCAR_GP_PIN(1, 26), /* DU_VSYNC */ |
| 2943 | [16] = RCAR_GP_PIN(1, 25), /* DU_HSYNC */ |
| 2944 | [17] = RCAR_GP_PIN(1, 24), /* DU_DOTCLKOUT0 */ |
| 2945 | [18] = RCAR_GP_PIN(1, 23), /* DU_DR7 */ |
| 2946 | [19] = RCAR_GP_PIN(1, 22), /* DU_DR6 */ |
| 2947 | [20] = RCAR_GP_PIN(1, 21), /* DU_DR5 */ |
| 2948 | [21] = RCAR_GP_PIN(1, 20), /* DU_DR4 */ |
| 2949 | [22] = RCAR_GP_PIN(1, 19), /* DU_DR3 */ |
| 2950 | [23] = RCAR_GP_PIN(1, 18), /* DU_DR2 */ |
| 2951 | [24] = RCAR_GP_PIN(1, 17), /* DU_DR1 */ |
| 2952 | [25] = RCAR_GP_PIN(1, 16), /* DU_DR0 */ |
| 2953 | [26] = RCAR_GP_PIN(1, 15), /* DU_DG7 */ |
| 2954 | [27] = RCAR_GP_PIN(1, 14), /* DU_DG6 */ |
| 2955 | [28] = RCAR_GP_PIN(1, 13), /* DU_DG5 */ |
| 2956 | [29] = RCAR_GP_PIN(1, 12), /* DU_DG4 */ |
| 2957 | [30] = RCAR_GP_PIN(1, 11), /* DU_DG3 */ |
| 2958 | [31] = RCAR_GP_PIN(1, 10), /* DU_DG2 */ |
| 2959 | } }, |
| 2960 | { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) { |
| 2961 | [ 0] = RCAR_GP_PIN(3, 8), /* NFDATA6 */ |
| 2962 | [ 1] = RCAR_GP_PIN(3, 7), /* NFDATA5 */ |
| 2963 | [ 2] = RCAR_GP_PIN(3, 6), /* NFDATA4 */ |
| 2964 | [ 3] = RCAR_GP_PIN(3, 5), /* NFDATA3 */ |
| 2965 | [ 4] = RCAR_GP_PIN(3, 4), /* NFDATA2 */ |
| 2966 | [ 5] = RCAR_GP_PIN(3, 3), /* NFDATA1 */ |
| 2967 | [ 6] = RCAR_GP_PIN(3, 2), /* NFDATA0 */ |
| 2968 | [ 7] = RCAR_GP_PIN(3, 1), /* NFWE# (PUEN) / NFRE# (PUD) */ |
| 2969 | [ 8] = RCAR_GP_PIN(3, 0), /* NFRE# (PUEN) / NFWE# (PUD) */ |
| 2970 | [ 9] = RCAR_GP_PIN(4, 0), /* NFRB# */ |
| 2971 | [10] = RCAR_GP_PIN(2, 31), /* NFCE# */ |
| 2972 | [11] = RCAR_GP_PIN(2, 30), /* NFCLE */ |
| 2973 | [12] = RCAR_GP_PIN(2, 29), /* NFALE */ |
| 2974 | [13] = RCAR_GP_PIN(2, 28), /* VI4_CLKENB */ |
| 2975 | [14] = RCAR_GP_PIN(2, 27), /* VI4_FIELD */ |
| 2976 | [15] = RCAR_GP_PIN(2, 26), /* VI4_HSYNC# */ |
| 2977 | [16] = RCAR_GP_PIN(2, 25), /* VI4_VSYNC# */ |
| 2978 | [17] = RCAR_GP_PIN(2, 24), /* VI4_DATA23 */ |
| 2979 | [18] = RCAR_GP_PIN(2, 23), /* VI4_DATA22 */ |
| 2980 | [19] = RCAR_GP_PIN(2, 22), /* VI4_DATA21 */ |
| 2981 | [20] = RCAR_GP_PIN(2, 21), /* VI4_DATA20 */ |
| 2982 | [21] = RCAR_GP_PIN(2, 20), /* VI4_DATA19 */ |
| 2983 | [22] = RCAR_GP_PIN(2, 19), /* VI4_DATA18 */ |
| 2984 | [23] = RCAR_GP_PIN(2, 18), /* VI4_DATA17 */ |
| 2985 | [24] = RCAR_GP_PIN(2, 17), /* VI4_DATA16 */ |
| 2986 | [25] = RCAR_GP_PIN(2, 16), /* VI4_DATA15 */ |
| 2987 | [26] = RCAR_GP_PIN(2, 15), /* VI4_DATA14 */ |
| 2988 | [27] = RCAR_GP_PIN(2, 14), /* VI4_DATA13 */ |
| 2989 | [28] = RCAR_GP_PIN(2, 13), /* VI4_DATA12 */ |
| 2990 | [29] = RCAR_GP_PIN(2, 12), /* VI4_DATA11 */ |
| 2991 | [30] = RCAR_GP_PIN(2, 11), /* VI4_DATA10 */ |
| 2992 | [31] = RCAR_GP_PIN(2, 10), /* VI4_DATA9 */ |
| 2993 | } }, |
| 2994 | { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) { |
| 2995 | [ 0] = RCAR_GP_PIN(4, 31), /* CAN0_RX_A */ |
| 2996 | [ 1] = RCAR_GP_PIN(5, 2), /* CAN_CLK */ |
| 2997 | [ 2] = RCAR_GP_PIN(5, 1), /* TPU0TO1_A */ |
| 2998 | [ 3] = RCAR_GP_PIN(5, 0), /* TPU0TO0_A */ |
| 2999 | [ 4] = RCAR_GP_PIN(4, 27), /* TX2 */ |
| 3000 | [ 5] = RCAR_GP_PIN(4, 26), /* RX2 */ |
| 3001 | [ 6] = RCAR_GP_PIN(4, 25), /* SCK2 */ |
| 3002 | [ 7] = RCAR_GP_PIN(4, 24), /* TX1_A */ |
| 3003 | [ 8] = RCAR_GP_PIN(4, 23), /* RX1_A */ |
| 3004 | [ 9] = RCAR_GP_PIN(4, 22), /* SCK1_A */ |
| 3005 | [10] = RCAR_GP_PIN(4, 21), /* TX0_A */ |
| 3006 | [11] = RCAR_GP_PIN(4, 20), /* RX0_A */ |
| 3007 | [12] = RCAR_GP_PIN(4, 19), /* SCK0_A */ |
| 3008 | [13] = RCAR_GP_PIN(4, 18), /* MSIOF1_RXD */ |
| 3009 | [14] = RCAR_GP_PIN(4, 17), /* MSIOF1_TXD */ |
| 3010 | [15] = RCAR_GP_PIN(4, 16), /* MSIOF1_SCK */ |
| 3011 | [16] = RCAR_GP_PIN(4, 15), /* MSIOF0_RXD */ |
| 3012 | [17] = RCAR_GP_PIN(4, 14), /* MSIOF0_TXD */ |
| 3013 | [18] = RCAR_GP_PIN(4, 13), /* MSIOF0_SYNC */ |
| 3014 | [19] = RCAR_GP_PIN(4, 12), /* MSIOF0_SCK */ |
| 3015 | [20] = RCAR_GP_PIN(4, 11), /* SDA1 */ |
| 3016 | [21] = RCAR_GP_PIN(4, 10), /* SCL1 */ |
| 3017 | [22] = RCAR_GP_PIN(4, 9), /* SDA0 */ |
| 3018 | [23] = RCAR_GP_PIN(4, 8), /* SCL0 */ |
| 3019 | [24] = RCAR_GP_PIN(4, 7), /* SSI_WS4_A */ |
| 3020 | [25] = RCAR_GP_PIN(4, 6), /* SSI_SDATA4_A */ |
| 3021 | [26] = RCAR_GP_PIN(4, 5), /* SSI_SCK4_A */ |
| 3022 | [27] = RCAR_GP_PIN(4, 4), /* SSI_WS34 */ |
| 3023 | [28] = RCAR_GP_PIN(4, 3), /* SSI_SDATA3 */ |
| 3024 | [29] = RCAR_GP_PIN(4, 2), /* SSI_SCK34 */ |
| 3025 | [30] = RCAR_GP_PIN(4, 1), /* AUDIO_CLKA */ |
| 3026 | [31] = RCAR_GP_PIN(3, 9), /* NFDATA7 */ |
| 3027 | } }, |
| 3028 | { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) { |
| 3029 | [ 0] = RCAR_GP_PIN(6, 10), /* QSPI1_IO3 */ |
| 3030 | [ 1] = RCAR_GP_PIN(6, 9), /* QSPI1_IO2 */ |
| 3031 | [ 2] = RCAR_GP_PIN(6, 8), /* QSPI1_MISO_IO1 */ |
| 3032 | [ 3] = RCAR_GP_PIN(6, 7), /* QSPI1_MOSI_IO0 */ |
| 3033 | [ 4] = RCAR_GP_PIN(6, 6), /* QSPI1_SPCLK */ |
| 3034 | [ 5] = RCAR_GP_PIN(6, 5), /* QSPI0_SSL */ |
| 3035 | [ 6] = RCAR_GP_PIN(6, 4), /* QSPI0_IO3 */ |
| 3036 | [ 7] = RCAR_GP_PIN(6, 3), /* QSPI0_IO2 */ |
| 3037 | [ 8] = RCAR_GP_PIN(6, 2), /* QSPI0_MISO_IO1 */ |
| 3038 | [ 9] = RCAR_GP_PIN(6, 1), /* QSPI0_MOSI_IO0 */ |
| 3039 | [10] = RCAR_GP_PIN(6, 0), /* QSPI0_SPCLK */ |
| 3040 | [11] = RCAR_GP_PIN(5, 20), /* AVB0_LINK */ |
| 3041 | [12] = RCAR_GP_PIN(5, 19), /* AVB0_PHY_INT */ |
| 3042 | [13] = RCAR_GP_PIN(5, 18), /* AVB0_MAGIC */ |
| 3043 | [14] = RCAR_GP_PIN(5, 17), /* AVB0_MDC */ |
| 3044 | [15] = RCAR_GP_PIN(5, 16), /* AVB0_MDIO */ |
| 3045 | [16] = RCAR_GP_PIN(5, 15), /* AVB0_TXCREFCLK */ |
| 3046 | [17] = RCAR_GP_PIN(5, 14), /* AVB0_TD3 */ |
| 3047 | [18] = RCAR_GP_PIN(5, 13), /* AVB0_TD2 */ |
| 3048 | [19] = RCAR_GP_PIN(5, 12), /* AVB0_TD1 */ |
| 3049 | [20] = RCAR_GP_PIN(5, 11), /* AVB0_TD0 */ |
| 3050 | [21] = RCAR_GP_PIN(5, 10), /* AVB0_TXC */ |
| 3051 | [22] = RCAR_GP_PIN(5, 9), /* AVB0_TX_CTL */ |
| 3052 | [23] = RCAR_GP_PIN(5, 8), /* AVB0_RD3 */ |
| 3053 | [24] = RCAR_GP_PIN(5, 7), /* AVB0_RD2 */ |
| 3054 | [25] = RCAR_GP_PIN(5, 6), /* AVB0_RD1 */ |
| 3055 | [26] = RCAR_GP_PIN(5, 5), /* AVB0_RD0 */ |
| 3056 | [27] = RCAR_GP_PIN(5, 4), /* AVB0_RXC */ |
| 3057 | [28] = RCAR_GP_PIN(5, 3), /* AVB0_RX_CTL */ |
| 3058 | [29] = RCAR_GP_PIN(4, 30), /* CAN1_TX_A */ |
| 3059 | [30] = RCAR_GP_PIN(4, 29), /* CAN1_RX_A */ |
| 3060 | [31] = RCAR_GP_PIN(4, 28), /* CAN0_TX_A */ |
| 3061 | } }, |
| 3062 | { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD4", 0xe6060454) { |
| 3063 | [ 0] = SH_PFC_PIN_NONE, |
| 3064 | [ 1] = SH_PFC_PIN_NONE, |
| 3065 | [ 2] = SH_PFC_PIN_NONE, |
| 3066 | [ 3] = SH_PFC_PIN_NONE, |
| 3067 | [ 4] = SH_PFC_PIN_NONE, |
| 3068 | [ 5] = SH_PFC_PIN_NONE, |
| 3069 | [ 6] = SH_PFC_PIN_NONE, |
| 3070 | [ 7] = SH_PFC_PIN_NONE, |
| 3071 | [ 8] = SH_PFC_PIN_NONE, |
| 3072 | [ 9] = SH_PFC_PIN_NONE, |
| 3073 | [10] = SH_PFC_PIN_NONE, |
| 3074 | [11] = SH_PFC_PIN_NONE, |
| 3075 | [12] = SH_PFC_PIN_NONE, |
| 3076 | [13] = SH_PFC_PIN_NONE, |
| 3077 | [14] = SH_PFC_PIN_NONE, |
| 3078 | [15] = SH_PFC_PIN_NONE, |
| 3079 | [16] = SH_PFC_PIN_NONE, |
| 3080 | [17] = SH_PFC_PIN_NONE, |
| 3081 | [18] = SH_PFC_PIN_NONE, |
| 3082 | [19] = SH_PFC_PIN_NONE, |
| 3083 | [20] = SH_PFC_PIN_NONE, |
| 3084 | [21] = SH_PFC_PIN_NONE, |
| 3085 | [22] = SH_PFC_PIN_NONE, |
| 3086 | [23] = SH_PFC_PIN_NONE, |
| 3087 | [24] = SH_PFC_PIN_NONE, |
| 3088 | [25] = SH_PFC_PIN_NONE, |
| 3089 | [26] = SH_PFC_PIN_NONE, |
| 3090 | [27] = SH_PFC_PIN_NONE, |
| 3091 | [28] = SH_PFC_PIN_NONE, |
| 3092 | [29] = RCAR_GP_PIN(6, 13), /* RPC_INT# */ |
| 3093 | [30] = RCAR_GP_PIN(6, 12), /* RPC_RESET# */ |
| 3094 | [31] = RCAR_GP_PIN(6, 11), /* QSPI1_SSL */ |
| 3095 | } }, |
| 3096 | { /* sentinel */ } |
| 3097 | }; |
| 3098 | |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 3099 | static const struct pinmux_bias_reg * |
| 3100 | r8a77995_pin_to_bias_reg(const struct sh_pfc *pfc, unsigned int pin, |
| 3101 | unsigned int *puen_bit, unsigned int *pud_bit) |
| 3102 | { |
| 3103 | const struct pinmux_bias_reg *reg; |
| 3104 | unsigned int bit; |
| 3105 | |
| 3106 | reg = rcar_pin_to_bias_reg(pfc->info, pin, &bit); |
| 3107 | if (!reg) |
| 3108 | return reg; |
| 3109 | |
| 3110 | *puen_bit = bit; |
| 3111 | |
| 3112 | /* NFWE# and NFRE# use different bit positions in PUD2 */ |
| 3113 | switch (pin) { |
| 3114 | case RCAR_GP_PIN(3, 0): /* NFRE# */ |
| 3115 | *pud_bit = 7; |
| 3116 | break; |
| 3117 | |
| 3118 | case RCAR_GP_PIN(3, 1): /* NFWE# */ |
| 3119 | *pud_bit = 8; |
| 3120 | break; |
| 3121 | |
| 3122 | default: |
| 3123 | *pud_bit = bit; |
| 3124 | break; |
| 3125 | } |
| 3126 | |
| 3127 | return reg; |
| 3128 | } |
| 3129 | |
| 3130 | static unsigned int r8a77995_pinmux_get_bias(struct sh_pfc *pfc, |
| 3131 | unsigned int pin) |
| 3132 | { |
| 3133 | const struct pinmux_bias_reg *reg; |
| 3134 | unsigned int puen_bit, pud_bit; |
| 3135 | |
| 3136 | reg = r8a77995_pin_to_bias_reg(pfc, pin, &puen_bit, &pud_bit); |
| 3137 | if (!reg) |
| 3138 | return PIN_CONFIG_BIAS_DISABLE; |
| 3139 | |
| 3140 | if (!(sh_pfc_read(pfc, reg->puen) & BIT(puen_bit))) |
| 3141 | return PIN_CONFIG_BIAS_DISABLE; |
| 3142 | else if (sh_pfc_read(pfc, reg->pud) & BIT(pud_bit)) |
| 3143 | return PIN_CONFIG_BIAS_PULL_UP; |
| 3144 | else |
| 3145 | return PIN_CONFIG_BIAS_PULL_DOWN; |
| 3146 | } |
| 3147 | |
| 3148 | static void r8a77995_pinmux_set_bias(struct sh_pfc *pfc, unsigned int pin, |
| 3149 | unsigned int bias) |
| 3150 | { |
| 3151 | const struct pinmux_bias_reg *reg; |
| 3152 | unsigned int puen_bit, pud_bit; |
| 3153 | u32 enable, updown; |
| 3154 | |
| 3155 | reg = r8a77995_pin_to_bias_reg(pfc, pin, &puen_bit, &pud_bit); |
| 3156 | if (!reg) |
| 3157 | return; |
| 3158 | |
| 3159 | enable = sh_pfc_read(pfc, reg->puen) & ~BIT(puen_bit); |
| 3160 | if (bias != PIN_CONFIG_BIAS_DISABLE) { |
| 3161 | enable |= BIT(puen_bit); |
| 3162 | |
| 3163 | updown = sh_pfc_read(pfc, reg->pud) & ~BIT(pud_bit); |
| 3164 | if (bias == PIN_CONFIG_BIAS_PULL_UP) |
| 3165 | updown |= BIT(pud_bit); |
| 3166 | |
| 3167 | sh_pfc_write(pfc, reg->pud, updown); |
| 3168 | } |
| 3169 | sh_pfc_write(pfc, reg->puen, enable); |
| 3170 | } |
| 3171 | |
| 3172 | static const struct sh_pfc_soc_operations r8a77995_pfc_ops = { |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 3173 | .pin_to_pocctrl = r8a77995_pin_to_pocctrl, |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 3174 | .get_bias = r8a77995_pinmux_get_bias, |
| 3175 | .set_bias = r8a77995_pinmux_set_bias, |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 3176 | }; |
| 3177 | |
| 3178 | const struct sh_pfc_soc_info r8a77995_pinmux_info = { |
| 3179 | .name = "r8a77995_pfc", |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 3180 | .ops = &r8a77995_pfc_ops, |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 3181 | .unlock_reg = 0xe6060000, /* PMMR */ |
| 3182 | |
| 3183 | .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END }, |
| 3184 | |
| 3185 | .pins = pinmux_pins, |
| 3186 | .nr_pins = ARRAY_SIZE(pinmux_pins), |
| 3187 | .groups = pinmux_groups, |
| 3188 | .nr_groups = ARRAY_SIZE(pinmux_groups), |
| 3189 | .functions = pinmux_functions, |
| 3190 | .nr_functions = ARRAY_SIZE(pinmux_functions), |
| 3191 | |
| 3192 | .cfg_regs = pinmux_config_regs, |
Marek Vasut | b8f6113 | 2023-01-26 21:01:46 +0100 | [diff] [blame] | 3193 | .bias_regs = pinmux_bias_regs, |
Eugeniu Rosca | f0066b0 | 2019-07-09 18:27:11 +0200 | [diff] [blame] | 3194 | .ioctrl_regs = pinmux_ioctrl_regs, |
Marek Vasut | 7d35e64 | 2017-10-08 20:57:37 +0200 | [diff] [blame] | 3195 | |
| 3196 | .pinmux_data = pinmux_data, |
| 3197 | .pinmux_data_size = ARRAY_SIZE(pinmux_data), |
| 3198 | }; |