blob: 9a522b2c0bea2fa48759673763a011ca9413e709 [file] [log] [blame]
Stefan Roesef2303272005-11-15 10:35:59 +01001/*
Matthias Fuchsc8452fa2007-07-09 10:10:06 +02002 * (C) Copyright 2005-2007
Stefan Roesef2303272005-11-15 10:35:59 +01003 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <asm/processor.h>
Matthias Fuchsc8452fa2007-07-09 10:10:06 +020026#include <asm/io.h>
Stefan Roesef2303272005-11-15 10:35:59 +010027#include <command.h>
28#include <malloc.h>
29
Wolfgang Denk6405a152006-03-31 18:32:53 +020030DECLARE_GLOBAL_DATA_PTR;
Stefan Roesef2303272005-11-15 10:35:59 +010031
32extern void lxt971_no_sleep(void);
33
Stefan Roesef2303272005-11-15 10:35:59 +010034/* fpga configuration data - not compressed, generated by bin2c */
35const unsigned char fpgadata[] =
36{
37#include "fpgadata.c"
38};
39int filesize = sizeof(fpgadata);
40
41
42int board_early_init_f (void)
43{
44 /*
45 * IRQ 0-15 405GP internally generated; active high; level sensitive
46 * IRQ 16 405GP internally generated; active low; level sensitive
47 * IRQ 17-24 RESERVED
48 * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
49 * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
50 * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
51 * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
52 * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
53 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
54 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
55 */
56 mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
57 mtdcr(uicer, 0x00000000); /* disable all ints */
58 mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
59 mtdcr(uicpr, 0xFFFFFF80); /* set int polarities */
60 mtdcr(uictr, 0x10000000); /* set int trigger levels */
61 mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
62 mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
63
64 /*
65 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
66 */
67 mtebc (epcr, 0xa8400000); /* ebc always driven */
68
69 /*
70 * Reset CPLD via GPIO12 (CS3) pin
71 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072 out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) & ~CONFIG_SYS_PLD_RESET);
Stefan Roesef2303272005-11-15 10:35:59 +010073 udelay(1000); /* wait 1ms */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074 out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) | CONFIG_SYS_PLD_RESET);
Stefan Roesef2303272005-11-15 10:35:59 +010075 udelay(1000); /* wait 1ms */
76
77 return 0;
78}
79
Stefan Roesef2303272005-11-15 10:35:59 +010080int misc_init_r (void)
81{
Stefan Roesef2303272005-11-15 10:35:59 +010082 /* adjust flash start and offset */
83 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
84 gd->bd->bi_flashoffset = 0;
85
Wolfgang Denka1be4762008-05-20 16:00:29 +020086 /*
Stefan Roesef2303272005-11-15 10:35:59 +010087 * Setup and enable EEPROM write protection
88 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089 out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
Stefan Roesef2303272005-11-15 10:35:59 +010090
91 return (0);
92}
93
94
95/*
96 * Check Board Identity:
97 */
Matthias Fuchsfaac7432009-02-20 10:19:18 +010098#define LED_REG (CONFIG_SYS_PLD_BASE + 0x1000)
Stefan Roesef2303272005-11-15 10:35:59 +010099int checkboard (void)
100{
Stefan Roese1586ded2006-01-18 20:06:44 +0100101 char str[64];
Stefan Roesef2303272005-11-15 10:35:59 +0100102 int flashcnt;
103 int delay;
Stefan Roesef2303272005-11-15 10:35:59 +0100104
105 puts ("Board: ");
106
107 if (getenv_r("serial#", str, sizeof(str)) == -1) {
108 puts ("### No HW ID - assuming CMS700");
109 } else {
110 puts(str);
111 }
112
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100113 printf(" (PLD-Version=%02d)\n",
114 in_8((void *)(CONFIG_SYS_PLD_BASE + 0x1001)));
Stefan Roesef2303272005-11-15 10:35:59 +0100115
116 /*
117 * Flash LEDs
118 */
119 for (flashcnt = 0; flashcnt < 3; flashcnt++) {
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100120 out_8((void *)LED_REG, 0x00); /* LEDs off */
Stefan Roesef2303272005-11-15 10:35:59 +0100121 for (delay = 0; delay < 100; delay++)
122 udelay(1000);
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100123 out_8((void *)LED_REG, 0x0f); /* LEDs on */
Stefan Roesef2303272005-11-15 10:35:59 +0100124 for (delay = 0; delay < 50; delay++)
125 udelay(1000);
126 }
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100127 out_8((void *)LED_REG, 0x70);
Stefan Roesef2303272005-11-15 10:35:59 +0100128
129 return 0;
130}
131
132/* ------------------------------------------------------------------------- */
133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#if defined(CONFIG_SYS_EEPROM_WREN)
Stefan Roesef2303272005-11-15 10:35:59 +0100135/* Input: <dev_addr> I2C address of EEPROM device to enable.
136 * <state> -1: deliver current state
137 * 0: disable write
138 * 1: enable write
139 * Returns: -1: wrong device address
140 * 0: dis-/en- able done
141 * 0/1: current state if <state> was -1.
142 */
143int eeprom_write_enable (unsigned dev_addr, int state)
144{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145 if (CONFIG_SYS_I2C_EEPROM_ADDR != dev_addr) {
Stefan Roesef2303272005-11-15 10:35:59 +0100146 return -1;
147 } else {
148 switch (state) {
149 case 1:
150 /* Enable write access, clear bit GPIO_SINT2. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151 out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) & ~CONFIG_SYS_EEPROM_WP);
Stefan Roesef2303272005-11-15 10:35:59 +0100152 state = 0;
153 break;
154 case 0:
155 /* Disable write access, set bit GPIO_SINT2. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156 out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
Stefan Roesef2303272005-11-15 10:35:59 +0100157 state = 0;
158 break;
159 default:
160 /* Read current status back. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161 state = (0 == (in_be32((void *)GPIO0_OR) & CONFIG_SYS_EEPROM_WP));
Stefan Roesef2303272005-11-15 10:35:59 +0100162 break;
163 }
164 }
165 return state;
166}
167
168int do_eep_wren (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
169{
170 int query = argc == 1;
171 int state = 0;
172
173 if (query) {
174 /* Query write access state. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175 state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, -1);
Stefan Roesef2303272005-11-15 10:35:59 +0100176 if (state < 0) {
177 puts ("Query of write access state failed.\n");
178 } else {
179 printf ("Write access for device 0x%0x is %sabled.\n",
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180 CONFIG_SYS_I2C_EEPROM_ADDR, state ? "en" : "dis");
Stefan Roesef2303272005-11-15 10:35:59 +0100181 state = 0;
182 }
183 } else {
184 if ('0' == argv[1][0]) {
185 /* Disable write access. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186 state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, 0);
Stefan Roesef2303272005-11-15 10:35:59 +0100187 } else {
188 /* Enable write access. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189 state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, 1);
Stefan Roesef2303272005-11-15 10:35:59 +0100190 }
191 if (state < 0) {
192 puts ("Setup of write access state failed.\n");
193 }
194 }
195
196 return state;
197}
198
199U_BOOT_CMD(eepwren, 2, 0, do_eep_wren,
Peter Tyserdfb72b82009-01-27 18:03:12 -0600200 "Enable / disable / query EEPROM write access",
Stefan Roesef2303272005-11-15 10:35:59 +0100201 NULL);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#endif /* #if defined(CONFIG_SYS_EEPROM_WREN) */
Stefan Roesef2303272005-11-15 10:35:59 +0100203
204/* ------------------------------------------------------------------------- */
205
Stefan Roesef2303272005-11-15 10:35:59 +0100206void reset_phy(void)
207{
208#ifdef CONFIG_LXT971_NO_SLEEP
209
210 /*
211 * Disable sleep mode in LXT971
212 */
213 lxt971_no_sleep();
214#endif
215}