blob: 70be4de628909217eb887a0f6def5ff80239b75a [file] [log] [blame]
wdenk7eaacc52003-08-29 22:00:43 +00001/*
2 * armboot - Startup Code for ARM926EJS CPU-core
3 *
4 * Copyright (c) 2003 Texas Instruments
5 *
wdenke3a06802004-06-06 23:13:55 +00006 * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
wdenk7eaacc52003-08-29 22:00:43 +00007 *
8 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
9 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
10 * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
11 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
12 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
13 *
14 * See file CREDITS for list of people who contributed to this
15 * project.
16 *
17 * This program is free software; you can redistribute it and/or
18 * modify it under the terms of the GNU General Public License as
19 * published by the Free Software Foundation; either version 2 of
20 * the License, or (at your option) any later version.
21 *
22 * This program is distributed in the hope that it will be useful,
23 * but WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 * GNU General Public License for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software
29 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 * MA 02111-1307 USA
31 */
32
33
wdenk7eaacc52003-08-29 22:00:43 +000034#include <config.h>
35#include <version.h>
36
37#if defined(CONFIG_OMAP1610)
38#include <./configs/omap1510.h>
wdenke3a06802004-06-06 23:13:55 +000039#elif defined(CONFIG_OMAP730)
40#include <./configs/omap730.h>
wdenk7eaacc52003-08-29 22:00:43 +000041#endif
42
43/*
44 *************************************************************************
45 *
46 * Jump vector table as in table 3.1 in [1]
47 *
48 *************************************************************************
49 */
50
51
52.globl _start
53_start:
54 b reset
55 ldr pc, _undefined_instruction
56 ldr pc, _software_interrupt
57 ldr pc, _prefetch_abort
58 ldr pc, _data_abort
59 ldr pc, _not_used
60 ldr pc, _irq
61 ldr pc, _fiq
62
63_undefined_instruction:
64 .word undefined_instruction
65_software_interrupt:
66 .word software_interrupt
67_prefetch_abort:
68 .word prefetch_abort
69_data_abort:
70 .word data_abort
71_not_used:
72 .word not_used
73_irq:
74 .word irq
75_fiq:
76 .word fiq
77
78 .balignl 16,0xdeadbeef
79
80
81/*
82 *************************************************************************
83 *
84 * Startup Code (reset vector)
85 *
86 * do important init only if we don't start from memory!
87 * setup Memory and board specific bits prior to relocation.
88 * relocate armboot to ram
89 * setup stack
90 *
91 *************************************************************************
92 */
93
wdenk7eaacc52003-08-29 22:00:43 +000094_TEXT_BASE:
95 .word TEXT_BASE
96
97.globl _armboot_start
98_armboot_start:
99 .word _start
100
101/*
wdenk927034e2004-02-08 19:38:38 +0000102 * These are defined in the board-specific linker script.
wdenk7eaacc52003-08-29 22:00:43 +0000103 */
wdenk927034e2004-02-08 19:38:38 +0000104.globl _bss_start
105_bss_start:
106 .word __bss_start
107
108.globl _bss_end
109_bss_end:
110 .word _end
wdenk7eaacc52003-08-29 22:00:43 +0000111
wdenk7eaacc52003-08-29 22:00:43 +0000112#ifdef CONFIG_USE_IRQ
113/* IRQ stack memory (calculated at run-time) */
114.globl IRQ_STACK_START
115IRQ_STACK_START:
116 .word 0x0badc0de
117
118/* IRQ stack memory (calculated at run-time) */
119.globl FIQ_STACK_START
120FIQ_STACK_START:
121 .word 0x0badc0de
122#endif
123
124
125/*
126 * the actual reset code
127 */
128
129reset:
130 /*
131 * set the cpu to SVC32 mode
132 */
133 mrs r0,cpsr
134 bic r0,r0,#0x1f
135 orr r0,r0,#0xd3
136 msr cpsr,r0
137
wdenk7eaacc52003-08-29 22:00:43 +0000138 /*
wdenkc0aa5c52003-12-06 19:49:23 +0000139 * we do sys-critical inits only at reboot,
140 * not when booting from ram!
wdenk7eaacc52003-08-29 22:00:43 +0000141 */
wdenkc0aa5c52003-12-06 19:49:23 +0000142#ifdef CONFIG_INIT_CRITICAL
143 bl cpu_init_crit
144#endif
145
146relocate: /* relocate U-Boot to RAM */
147 adr r0, _start /* r0 <- current position of code */
148 ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
149 cmp r0, r1 /* don't reloc during debug */
150 beq stack_setup
151
wdenk7eaacc52003-08-29 22:00:43 +0000152 ldr r2, _armboot_start
wdenk927034e2004-02-08 19:38:38 +0000153 ldr r3, _bss_start
wdenkc0aa5c52003-12-06 19:49:23 +0000154 sub r2, r3, r2 /* r2 <- size of armboot */
155 add r2, r0, r2 /* r2 <- source end address */
wdenk7eaacc52003-08-29 22:00:43 +0000156
wdenk7eaacc52003-08-29 22:00:43 +0000157copy_loop:
wdenkc0aa5c52003-12-06 19:49:23 +0000158 ldmia r0!, {r3-r10} /* copy from source address [r0] */
159 stmia r1!, {r3-r10} /* copy to target address [r1] */
160 cmp r0, r2 /* until source end addreee [r2] */
wdenk7eaacc52003-08-29 22:00:43 +0000161 ble copy_loop
162
wdenkc0aa5c52003-12-06 19:49:23 +0000163 /* Set up the stack */
164stack_setup:
165 ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
166 sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
167 sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
168#ifdef CONFIG_USE_IRQ
169 sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
170#endif
171 sub sp, r0, #12 /* leave 3 words for abort-stack */
wdenk7eaacc52003-08-29 22:00:43 +0000172
wdenk927034e2004-02-08 19:38:38 +0000173clear_bss:
174 ldr r0, _bss_start /* find start of bss segment */
wdenk927034e2004-02-08 19:38:38 +0000175 ldr r1, _bss_end /* stop here */
176 mov r2, #0x00000000 /* clear */
177
178clbss_l:str r2, [r0] /* clear loop... */
179 add r0, r0, #4
180 cmp r0, r1
181 bne clbss_l
182
wdenk7eaacc52003-08-29 22:00:43 +0000183 ldr pc, _start_armboot
184
185_start_armboot:
186 .word start_armboot
187
188
189/*
190 *************************************************************************
191 *
192 * CPU_init_critical registers
193 *
194 * setup important registers
195 * setup memory timing
196 *
197 *************************************************************************
198 */
199
200
201cpu_init_crit:
202 /*
203 * flush v4 I/D caches
204 */
205 mov r0, #0
206 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
207 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
208
209 /*
210 * disable MMU stuff and caches
211 */
212 mrc p15, 0, r0, c1, c0, 0
213 bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
214 bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
215 orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
216 orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
217 mcr p15, 0, r0, c1, c0, 0
218
219 /*
220 * Go setup Memory and board specific bits prior to relocation.
221 */
222 mov ip, lr /* perserve link reg across call */
223 bl platformsetup /* go setup pll,mux,memory */
224 mov lr, ip /* restore link */
225 mov pc, lr /* back to my caller */
226/*
227 *************************************************************************
228 *
229 * Interrupt handling
230 *
231 *************************************************************************
232 */
233
234@
235@ IRQ stack frame.
236@
237#define S_FRAME_SIZE 72
238
239#define S_OLD_R0 68
240#define S_PSR 64
241#define S_PC 60
242#define S_LR 56
243#define S_SP 52
244
245#define S_IP 48
246#define S_FP 44
247#define S_R10 40
248#define S_R9 36
249#define S_R8 32
250#define S_R7 28
251#define S_R6 24
252#define S_R5 20
253#define S_R4 16
254#define S_R3 12
255#define S_R2 8
256#define S_R1 4
257#define S_R0 0
258
259#define MODE_SVC 0x13
260#define I_BIT 0x80
261
262/*
263 * use bad_save_user_regs for abort/prefetch/undef/swi ...
264 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
265 */
266
267 .macro bad_save_user_regs
268 @ carve out a frame on current user stack
269 sub sp, sp, #S_FRAME_SIZE
270 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
wdenk927034e2004-02-08 19:38:38 +0000271
272 ldr r2, _armboot_start
273 sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
274 sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
wdenk7eaacc52003-08-29 22:00:43 +0000275 @ get values for "aborted" pc and cpsr (into parm regs)
276 ldmia r2, {r2 - r3}
277 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
278 add r5, sp, #S_SP
279 mov r1, lr
280 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
281 mov r0, sp @ save current stack into r0 (param register)
282 .endm
283
284 .macro irq_save_user_regs
285 sub sp, sp, #S_FRAME_SIZE
286 stmia sp, {r0 - r12} @ Calling r0-r12
287 @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
288 add r8, sp, #S_PC
289 stmdb r8, {sp, lr}^ @ Calling SP, LR
290 str lr, [r8, #0] @ Save calling PC
291 mrs r6, spsr
292 str r6, [r8, #4] @ Save CPSR
293 str r0, [r8, #8] @ Save OLD_R0
294 mov r0, sp
295 .endm
296
297 .macro irq_restore_user_regs
298 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
299 mov r0, r0
300 ldr lr, [sp, #S_PC] @ Get PC
301 add sp, sp, #S_FRAME_SIZE
302 subs pc, lr, #4 @ return & move spsr_svc into cpsr
303 .endm
304
305 .macro get_bad_stack
wdenk927034e2004-02-08 19:38:38 +0000306 ldr r13, _armboot_start @ setup our mode stack
307 sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
308 sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
wdenk7eaacc52003-08-29 22:00:43 +0000309
310 str lr, [r13] @ save caller lr in position 0 of saved stack
311 mrs lr, spsr @ get the spsr
312 str lr, [r13, #4] @ save spsr in position 1 of saved stack
313 mov r13, #MODE_SVC @ prepare SVC-Mode
314 @ msr spsr_c, r13
315 msr spsr, r13 @ switch modes, make sure moves will execute
316 mov lr, pc @ capture return pc
317 movs pc, lr @ jump to next instruction & switch modes.
318 .endm
319
320 .macro get_irq_stack @ setup IRQ stack
321 ldr sp, IRQ_STACK_START
322 .endm
323
324 .macro get_fiq_stack @ setup FIQ stack
325 ldr sp, FIQ_STACK_START
326 .endm
327
328/*
329 * exception handlers
330 */
331 .align 5
332undefined_instruction:
333 get_bad_stack
334 bad_save_user_regs
335 bl do_undefined_instruction
336
337 .align 5
338software_interrupt:
339 get_bad_stack
340 bad_save_user_regs
341 bl do_software_interrupt
342
343 .align 5
344prefetch_abort:
345 get_bad_stack
346 bad_save_user_regs
347 bl do_prefetch_abort
348
349 .align 5
350data_abort:
351 get_bad_stack
352 bad_save_user_regs
353 bl do_data_abort
354
355 .align 5
356not_used:
357 get_bad_stack
358 bad_save_user_regs
359 bl do_not_used
360
361#ifdef CONFIG_USE_IRQ
362
363 .align 5
364irq:
365 get_irq_stack
366 irq_save_user_regs
367 bl do_irq
368 irq_restore_user_regs
369
370 .align 5
371fiq:
372 get_fiq_stack
373 /* someone ought to write a more effiction fiq_save_user_regs */
374 irq_save_user_regs
375 bl do_fiq
376 irq_restore_user_regs
377
378#else
379
380 .align 5
381irq:
382 get_bad_stack
383 bad_save_user_regs
384 bl do_irq
385
386 .align 5
387fiq:
388 get_bad_stack
389 bad_save_user_regs
390 bl do_fiq
391
392#endif
393
394 .align 5
395.globl reset_cpu
396reset_cpu:
397 ldr r1, rstctl1 /* get clkm1 reset ctl */
wdenk9c53f402003-10-15 23:53:47 +0000398 mov r3, #0x0
wdenk7eaacc52003-08-29 22:00:43 +0000399 strh r3, [r1] /* clear it */
400 mov r3, #0x8
401 strh r3, [r1] /* force dsp+arm reset */
402_loop_forever:
403 b _loop_forever
404
405
406rstctl1:
407 .word 0xfffece10