blob: 2799293e9a9034090f1a29ae333b65125745ba7d [file] [log] [blame]
wdenke65527f2004-02-12 00:47:09 +00001/*
2 * fec.h -- Fast Ethernet Controller definitions
3 *
4 * Some definitions copied from commproc.h for MPC8xx:
5 * MPC8xx Communication Processor Module.
6 * Copyright (c) 1997 Dan Malek (dmalek@jlc.net)
7 *
TsiChung Liewf6afe722007-06-18 13:50:13 -05008 * Add FEC Structure and definitions
9 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
10 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
11 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
wdenke65527f2004-02-12 00:47:09 +000013 */
14
15#ifndef fec_h
16#define fec_h
17
Joe Hershberger0c333192016-08-08 11:28:39 -050018#include <phy.h>
19
wdenke65527f2004-02-12 00:47:09 +000020/* Buffer descriptors used FEC.
21*/
22typedef struct cpm_buf_desc {
TsiChung Liewf6afe722007-06-18 13:50:13 -050023 ushort cbd_sc; /* Status and Control */
24 ushort cbd_datlen; /* Data length in buffer */
25 uint cbd_bufaddr; /* Buffer address in host memory */
wdenke65527f2004-02-12 00:47:09 +000026} cbd_t;
27
Mike Williamsbf895ad2011-07-22 04:01:30 +000028#define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
TsiChungLiew471b2c62008-01-15 13:39:44 -060029#define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
30#define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
31#define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
32#define BD_SC_LAST ((ushort)0x0800) /* Last buffer in frame */
33#define BD_SC_TC ((ushort)0x0400) /* Transmit CRC */
34#define BD_SC_CM ((ushort)0x0200) /* Continous mode */
35#define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */
36#define BD_SC_P ((ushort)0x0100) /* xmt preamble */
37#define BD_SC_BR ((ushort)0x0020) /* Break received */
38#define BD_SC_FR ((ushort)0x0010) /* Framing error */
39#define BD_SC_PR ((ushort)0x0008) /* Parity error */
40#define BD_SC_OV ((ushort)0x0002) /* Overrun */
41#define BD_SC_CD ((ushort)0x0001) /* Carrier Detect lost */
wdenke65527f2004-02-12 00:47:09 +000042
43/* Buffer descriptor control/status used by Ethernet receive.
44*/
45#define BD_ENET_RX_EMPTY ((ushort)0x8000)
TsiChung Liewf6afe722007-06-18 13:50:13 -050046#define BD_ENET_RX_RO1 ((ushort)0x4000)
wdenke65527f2004-02-12 00:47:09 +000047#define BD_ENET_RX_WRAP ((ushort)0x2000)
48#define BD_ENET_RX_INTR ((ushort)0x1000)
TsiChung Liewf6afe722007-06-18 13:50:13 -050049#define BD_ENET_RX_RO2 BD_ENET_RX_INTR
wdenke65527f2004-02-12 00:47:09 +000050#define BD_ENET_RX_LAST ((ushort)0x0800)
51#define BD_ENET_RX_FIRST ((ushort)0x0400)
52#define BD_ENET_RX_MISS ((ushort)0x0100)
TsiChung Liewf6afe722007-06-18 13:50:13 -050053#define BD_ENET_RX_BC ((ushort)0x0080)
54#define BD_ENET_RX_MC ((ushort)0x0040)
wdenke65527f2004-02-12 00:47:09 +000055#define BD_ENET_RX_LG ((ushort)0x0020)
56#define BD_ENET_RX_NO ((ushort)0x0010)
57#define BD_ENET_RX_SH ((ushort)0x0008)
58#define BD_ENET_RX_CR ((ushort)0x0004)
59#define BD_ENET_RX_OV ((ushort)0x0002)
60#define BD_ENET_RX_CL ((ushort)0x0001)
TsiChung Liewf6afe722007-06-18 13:50:13 -050061#define BD_ENET_RX_TR BD_ENET_RX_CL
wdenke65527f2004-02-12 00:47:09 +000062#define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */
63
64/* Buffer descriptor control/status used by Ethernet transmit.
65*/
66#define BD_ENET_TX_READY ((ushort)0x8000)
67#define BD_ENET_TX_PAD ((ushort)0x4000)
TsiChung Liewf6afe722007-06-18 13:50:13 -050068#define BD_ENET_TX_TO1 BD_ENET_TX_PAD
wdenke65527f2004-02-12 00:47:09 +000069#define BD_ENET_TX_WRAP ((ushort)0x2000)
70#define BD_ENET_TX_INTR ((ushort)0x1000)
TsiChung Liewf6afe722007-06-18 13:50:13 -050071#define BD_ENET_TX_TO2 BD_ENET_TX_INTR_
wdenke65527f2004-02-12 00:47:09 +000072#define BD_ENET_TX_LAST ((ushort)0x0800)
73#define BD_ENET_TX_TC ((ushort)0x0400)
74#define BD_ENET_TX_DEF ((ushort)0x0200)
TsiChung Liewf6afe722007-06-18 13:50:13 -050075#define BD_ENET_TX_ABC BD_ENET_TX_DEF
wdenke65527f2004-02-12 00:47:09 +000076#define BD_ENET_TX_HB ((ushort)0x0100)
77#define BD_ENET_TX_LC ((ushort)0x0080)
78#define BD_ENET_TX_RL ((ushort)0x0040)
79#define BD_ENET_TX_RCMASK ((ushort)0x003c)
80#define BD_ENET_TX_UN ((ushort)0x0002)
81#define BD_ENET_TX_CSL ((ushort)0x0001)
82#define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits */
83
TsiChung Liewf6afe722007-06-18 13:50:13 -050084/*********************************************************************
TsiChung Liewf6afe722007-06-18 13:50:13 -050085* Fast Ethernet Controller (FEC)
TsiChung Liewf6afe722007-06-18 13:50:13 -050086*********************************************************************/
87/* FEC private information */
88struct fec_info_s {
89 int index;
90 u32 iobase;
91 u32 pinmux;
92 u32 miibase;
93 int phy_addr;
94 int dup_spd;
95 char *phy_name;
96 int phyname_init;
97 cbd_t *rxbd; /* Rx BD */
98 cbd_t *txbd; /* Tx BD */
99 uint rxIdx;
100 uint txIdx;
101 char *txbuf;
102 int initialized;
TsiChungLiew471b2c62008-01-15 13:39:44 -0600103 struct fec_info_s *next;
TsiChung Liewf6afe722007-06-18 13:50:13 -0500104};
105
TsiChungLiew471b2c62008-01-15 13:39:44 -0600106#ifdef CONFIG_MCFFEC
TsiChung Liewf6afe722007-06-18 13:50:13 -0500107/* Register read/write struct */
108typedef struct fec {
TsiChungLiew0e81abc2007-08-15 19:38:15 -0500109#ifdef CONFIG_M5272
110 u32 ecr; /* 0x00 */
111 u32 eir; /* 0x04 */
112 u32 eimr; /* 0x08 */
113 u32 ivsr; /* 0x0C */
114 u32 rdar; /* 0x10 */
115 u32 tdar; /* 0x14 */
116 u8 resv1[0x28]; /* 0x18 */
117 u32 mmfr; /* 0x40 */
118 u32 mscr; /* 0x44 */
119 u8 resv2[0x44]; /* 0x48 */
120 u32 frbr; /* 0x8C */
121 u32 frsr; /* 0x90 */
122 u8 resv3[0x10]; /* 0x94 */
123 u32 tfwr; /* 0xA4 */
124 u32 res4; /* 0xA8 */
125 u32 tfsr; /* 0xAC */
126 u8 resv4[0x50]; /* 0xB0 */
127 u32 opd; /* 0x100 - dummy */
128 u32 rcr; /* 0x104 */
129 u32 mibc; /* 0x108 */
130 u8 resv5[0x38]; /* 0x10C */
131 u32 tcr; /* 0x144 */
132 u8 resv6[0x270]; /* 0x148 */
133 u32 iaur; /* 0x3B8 - dummy */
134 u32 ialr; /* 0x3BC - dummy */
135 u32 palr; /* 0x3C0 */
136 u32 paur; /* 0x3C4 */
137 u32 gaur; /* 0x3C8 */
138 u32 galr; /* 0x3CC */
139 u32 erdsr; /* 0x3D0 */
140 u32 etdsr; /* 0x3D4 */
141 u32 emrbr; /* 0x3D8 */
142 u8 resv12[0x74]; /* 0x18C */
143#else
TsiChung Liewf6afe722007-06-18 13:50:13 -0500144 u8 resv0[0x4];
145 u32 eir;
146 u32 eimr;
147 u8 resv1[0x4];
148 u32 rdar;
149 u32 tdar;
150 u8 resv2[0xC];
151 u32 ecr;
152 u8 resv3[0x18];
153 u32 mmfr;
154 u32 mscr;
155 u8 resv4[0x1C];
156 u32 mibc;
157 u8 resv5[0x1C];
158 u32 rcr;
159 u8 resv6[0x3C];
160 u32 tcr;
161 u8 resv7[0x1C];
162 u32 palr;
163 u32 paur;
164 u32 opd;
165 u8 resv8[0x28];
166 u32 iaur;
167 u32 ialr;
168 u32 gaur;
169 u32 galr;
170 u8 resv9[0x1C];
171 u32 tfwr;
172 u8 resv10[0x4];
173 u32 frbr;
174 u32 frsr;
175 u8 resv11[0x2C];
176 u32 erdsr;
177 u32 etdsr;
178 u32 emrbr;
179 u8 resv12[0x74];
TsiChungLiew0e81abc2007-08-15 19:38:15 -0500180#endif
TsiChung Liewf6afe722007-06-18 13:50:13 -0500181
182 u32 rmon_t_drop;
183 u32 rmon_t_packets;
184 u32 rmon_t_bc_pkt;
185 u32 rmon_t_mc_pkt;
186 u32 rmon_t_crc_align;
187 u32 rmon_t_undersize;
188 u32 rmon_t_oversize;
189 u32 rmon_t_frag;
190 u32 rmon_t_jab;
191 u32 rmon_t_col;
192 u32 rmon_t_p64;
193 u32 rmon_t_p65to127;
194 u32 rmon_t_p128to255;
195 u32 rmon_t_p256to511;
196 u32 rmon_t_p512to1023;
197 u32 rmon_t_p1024to2047;
198 u32 rmon_t_p_gte2048;
199 u32 rmon_t_octets;
200
201 u32 ieee_t_drop;
202 u32 ieee_t_frame_ok;
203 u32 ieee_t_1col;
204 u32 ieee_t_mcol;
205 u32 ieee_t_def;
206 u32 ieee_t_lcol;
207 u32 ieee_t_excol;
208 u32 ieee_t_macerr;
209 u32 ieee_t_cserr;
210 u32 ieee_t_sqe;
211 u32 ieee_t_fdxfc;
212 u32 ieee_t_octets_ok;
213 u8 resv13[0x8];
214
215 u32 rmon_r_drop;
216 u32 rmon_r_packets;
217 u32 rmon_r_bc_pkt;
218 u32 rmon_r_mc_pkt;
219 u32 rmon_r_crc_align;
220 u32 rmon_r_undersize;
221 u32 rmon_r_oversize;
222 u32 rmon_r_frag;
223 u32 rmon_r_jab;
224 u32 rmon_r_resvd_0;
225 u32 rmon_r_p64;
226 u32 rmon_r_p65to127;
227 u32 rmon_r_p128to255;
228 u32 rmon_r_p256to511;
229 u32 rmon_r_p512to1023;
230 u32 rmon_r_p1024to2047;
231 u32 rmon_r_p_gte2048;
232 u32 rmon_r_octets;
233
234 u32 ieee_r_drop;
235 u32 ieee_r_frame_ok;
236 u32 ieee_r_crc;
237 u32 ieee_r_align;
238 u32 ieee_r_macerr;
239 u32 ieee_r_fdxfc;
240 u32 ieee_r_octets_ok;
241} fec_t;
TsiChungLiew471b2c62008-01-15 13:39:44 -0600242#endif /* CONFIG_MCFFEC */
TsiChung Liewf6afe722007-06-18 13:50:13 -0500243
244/*********************************************************************
245* Fast Ethernet Controller (FEC)
246*********************************************************************/
247/* Bit definitions and macros for FEC_EIR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600248#define FEC_EIR_CLEAR_ALL (0xFFF80000)
249#define FEC_EIR_HBERR (0x80000000)
250#define FEC_EIR_BABR (0x40000000)
251#define FEC_EIR_BABT (0x20000000)
252#define FEC_EIR_GRA (0x10000000)
253#define FEC_EIR_TXF (0x08000000)
254#define FEC_EIR_TXB (0x04000000)
255#define FEC_EIR_RXF (0x02000000)
256#define FEC_EIR_RXB (0x01000000)
257#define FEC_EIR_MII (0x00800000)
258#define FEC_EIR_EBERR (0x00400000)
259#define FEC_EIR_LC (0x00200000)
260#define FEC_EIR_RL (0x00100000)
261#define FEC_EIR_UN (0x00080000)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500262
263/* Bit definitions and macros for FEC_RDAR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600264#define FEC_RDAR_R_DES_ACTIVE (0x01000000)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500265
266/* Bit definitions and macros for FEC_TDAR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600267#define FEC_TDAR_X_DES_ACTIVE (0x01000000)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500268
269/* Bit definitions and macros for FEC_ECR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600270#define FEC_ECR_ETHER_EN (0x00000002)
271#define FEC_ECR_RESET (0x00000001)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500272
273/* Bit definitions and macros for FEC_MMFR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600274#define FEC_MMFR_DATA(x) (((x)&0xFFFF))
275#define FEC_MMFR_ST(x) (((x)&0x03)<<30)
276#define FEC_MMFR_ST_01 (0x40000000)
277#define FEC_MMFR_OP_RD (0x20000000)
278#define FEC_MMFR_OP_WR (0x10000000)
279#define FEC_MMFR_PA(x) (((x)&0x1F)<<23)
280#define FEC_MMFR_RA(x) (((x)&0x1F)<<18)
281#define FEC_MMFR_TA(x) (((x)&0x03)<<16)
282#define FEC_MMFR_TA_10 (0x00020000)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500283
284/* Bit definitions and macros for FEC_MSCR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600285#define FEC_MSCR_DIS_PREAMBLE (0x00000080)
286#define FEC_MSCR_MII_SPEED(x) (((x)&0x3F)<<1)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500287
288/* Bit definitions and macros for FEC_MIBC */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600289#define FEC_MIBC_MIB_DISABLE (0x80000000)
290#define FEC_MIBC_MIB_IDLE (0x40000000)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500291
292/* Bit definitions and macros for FEC_RCR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600293#define FEC_RCR_MAX_FL(x) (((x)&0x7FF)<<16)
294#define FEC_RCR_FCE (0x00000020)
295#define FEC_RCR_BC_REJ (0x00000010)
296#define FEC_RCR_PROM (0x00000008)
297#define FEC_RCR_MII_MODE (0x00000004)
298#define FEC_RCR_DRT (0x00000002)
299#define FEC_RCR_LOOP (0x00000001)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500300
301/* Bit definitions and macros for FEC_TCR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600302#define FEC_TCR_RFC_PAUSE (0x00000010)
303#define FEC_TCR_TFC_PAUSE (0x00000008)
304#define FEC_TCR_FDEN (0x00000004)
305#define FEC_TCR_HBC (0x00000002)
306#define FEC_TCR_GTS (0x00000001)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500307
308/* Bit definitions and macros for FEC_PAUR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600309#define FEC_PAUR_PADDR2(x) (((x)&0xFFFF)<<16)
310#define FEC_PAUR_TYPE(x) ((x)&0xFFFF)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500311
312/* Bit definitions and macros for FEC_OPD */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600313#define FEC_OPD_PAUSE_DUR(x) (((x)&0x0000FFFF)<<0)
314#define FEC_OPD_OPCODE(x) (((x)&0x0000FFFF)<<16)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500315
316/* Bit definitions and macros for FEC_TFWR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600317#define FEC_TFWR_X_WMRK(x) ((x)&0x03)
318#define FEC_TFWR_X_WMRK_64 (0x01)
319#define FEC_TFWR_X_WMRK_128 (0x02)
320#define FEC_TFWR_X_WMRK_192 (0x03)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500321
322/* Bit definitions and macros for FEC_FRBR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600323#define FEC_FRBR_R_BOUND(x) (((x)&0xFF)<<2)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500324
325/* Bit definitions and macros for FEC_FRSR */
TsiChungLiew471b2c62008-01-15 13:39:44 -0600326#define FEC_FRSR_R_FSTART(x) (((x)&0xFF)<<2)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500327
328/* Bit definitions and macros for FEC_ERDSR */
TsiChungLiew0e81abc2007-08-15 19:38:15 -0500329#define FEC_ERDSR_R_DES_START(x) (((x)&0x3FFFFFFF)<<2)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500330
331/* Bit definitions and macros for FEC_ETDSR */
TsiChungLiew0e81abc2007-08-15 19:38:15 -0500332#define FEC_ETDSR_X_DES_START(x) (((x)&0x3FFFFFFF)<<2)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500333
334/* Bit definitions and macros for FEC_EMRBR */
TsiChungLiew0e81abc2007-08-15 19:38:15 -0500335#define FEC_EMRBR_R_BUF_SIZE(x) (((x)&0x7F)<<4)
TsiChung Liewf6afe722007-06-18 13:50:13 -0500336
TsiChungLiew471b2c62008-01-15 13:39:44 -0600337#define FEC_RESET_DELAY 100
338#define FEC_RX_TOUT 100
TsiChung Liewf6afe722007-06-18 13:50:13 -0500339
TsiChung Liew69b17572008-10-21 13:47:54 +0000340int fecpin_setclear(struct eth_device *dev, int setclear);
341
342#ifdef CONFIG_SYS_DISCOVER_PHY
343void __mii_init(void);
344uint mii_send(uint mii_cmd);
345int mii_discover_phy(struct eth_device *dev);
Joe Hershberger0c333192016-08-08 11:28:39 -0500346int mcffec_miiphy_read(struct mii_dev *bus, int addr, int devad, int reg);
347int mcffec_miiphy_write(struct mii_dev *bus, int addr, int devad, int reg,
348 u16 value);
TsiChung Liew69b17572008-10-21 13:47:54 +0000349#endif
350
TsiChung Liewf6afe722007-06-18 13:50:13 -0500351#endif /* fec_h */