blob: 7237ec95e345e782752cb50b53fb6635b981091c [file] [log] [blame]
Ley Foon Tanc46f6a62019-11-27 15:55:31 +08001/* SPDX-License-Identifier: GPL-2.0
2 *
3 * Copyright (C) 2017-2019 Intel Corporation <www.intel.com>
4 *
5 */
6
7#ifndef __CONFIG_SOCFPGA_SOC64_COMMON_H__
8#define __CONFIG_SOCFPGA_SOC64_COMMON_H__
9
10#include <asm/arch/base_addr_s10.h>
11#include <asm/arch/handoff_s10.h>
Simon Glassfb64e362020-05-10 11:40:09 -060012#include <linux/stringify.h>
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080013
14/*
15 * U-Boot general configurations
16 */
17#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
18#define CONFIG_LOADADDR 0x2000000
19#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
20#define CONFIG_REMAKE_ELF
21/* sysmgr.boot_scratch_cold4 & 5 (64bit) will be used for PSCI_CPU_ON call */
22#define CPU_RELEASE_ADDR 0xFFD12210
23#define CONFIG_SYS_CACHELINE_SIZE 64
24#define CONFIG_SYS_MEM_RESERVE_SECURE 0 /* using OCRAM, not DDR */
25
26/*
27 * U-Boot console configurations
28 */
29#define CONFIG_SYS_MAXARGS 64
30#define CONFIG_SYS_CBSIZE 2048
31#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
32 sizeof(CONFIG_SYS_PROMPT) + 16)
33#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
34
35/* Extend size of kernel image for uncompression */
36#define CONFIG_SYS_BOOTM_LEN (32 * 1024 * 1024)
37
38/*
39 * U-Boot run time memory configurations
40 */
41#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
42#define CONFIG_SYS_INIT_RAM_SIZE 0x40000
43#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR \
44 + CONFIG_SYS_INIT_RAM_SIZE \
45 - S10_HANDOFF_SIZE)
46#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_SP_ADDR)
47#define CONFIG_SYS_MALLOC_LEN (5 * 1024 * 1024)
48
49/*
50 * U-Boot environment configurations
51 */
52#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
53
54/*
55 * QSPI support
56 */
57 #ifdef CONFIG_CADENCE_QSPI
58/* Enable it if you want to use dual-stacked mode */
59/*#define CONFIG_QSPI_RBF_ADDR 0x720000*/
60
61/* Flash device info */
62
63/*#define CONFIG_ENV_IS_IN_SPI_FLASH*/
64
65#ifndef CONFIG_SPL_BUILD
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080066#define CONFIG_MTD_PARTITIONS
67#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
68#endif /* CONFIG_SPL_BUILD */
69
70#ifndef __ASSEMBLY__
71unsigned int cm_get_qspi_controller_clk_hz(void);
72#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
73#endif
74
75#endif /* CONFIG_CADENCE_QSPI */
76
77/*
78 * Boot arguments passed to the boot command. The value of
79 * CONFIG_BOOTARGS goes into the environment value "bootargs".
80 * Do note the value will override also the chosen node in FDT blob.
81 */
82#define CONFIG_BOOTARGS "earlycon"
83#define CONFIG_BOOTCOMMAND "run fatscript; run mmcload;run linux_qspi_enable;" \
84 "run mmcboot"
85
86#define CONFIG_EXTRA_ENV_SETTINGS \
87 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
88 "bootfile=Image\0" \
89 "fdt_addr=8000000\0" \
Ley Foon Tan461d2982019-11-27 15:55:32 +080090 "fdtimage=" CONFIG_DEFAULT_DEVICE_TREE ".dtb\0" \
Ley Foon Tanc46f6a62019-11-27 15:55:31 +080091 "mmcroot=/dev/mmcblk0p2\0" \
92 "mmcboot=setenv bootargs " CONFIG_BOOTARGS \
93 " root=${mmcroot} rw rootwait;" \
94 "booti ${loadaddr} - ${fdt_addr}\0" \
95 "mmcload=mmc rescan;" \
96 "load mmc 0:1 ${loadaddr} ${bootfile};" \
97 "load mmc 0:1 ${fdt_addr} ${fdtimage}\0" \
98 "linux_qspi_enable=if sf probe; then " \
99 "echo Enabling QSPI at Linux DTB...;" \
100 "fdt addr ${fdt_addr}; fdt resize;" \
101 "fdt set /soc/spi@ff8d2000 status okay;" \
102 "fdt set /soc/clkmgr/clocks/qspi_clk clock-frequency " \
103 " ${qspi_clock}; fi; \0" \
104 "scriptaddr=0x02100000\0" \
105 "scriptfile=u-boot.scr\0" \
106 "fatscript=if fatload mmc 0:1 ${scriptaddr} ${scriptfile};" \
107 "then source ${scriptaddr}; fi\0" \
108 "socfpga_legacy_reset_compat=1\0"
109
110/*
111 * Generic Interrupt Controller Definitions
112 */
113#define CONFIG_GICV2
114
115/*
116 * External memory configurations
117 */
118#define PHYS_SDRAM_1 0x0
119#define PHYS_SDRAM_1_SIZE (1 * 1024 * 1024 * 1024)
120#define CONFIG_SYS_SDRAM_BASE 0
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800121
122/*
123 * Serial / UART configurations
124 */
125#define CONFIG_SYS_NS16550_CLK 100000000
126#define CONFIG_SYS_NS16550_MEM32
127
128/*
129 * Timer & watchdog configurations
130 */
131#define COUNTER_FREQUENCY 400000000
132
133/*
134 * SDMMC configurations
135 */
136#ifdef CONFIG_CMD_MMC
137#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256
138#endif
139/*
140 * Flash configurations
141 */
142#define CONFIG_SYS_MAX_FLASH_BANKS 1
143
144/* Ethernet on SoC (EMAC) */
145#if defined(CONFIG_CMD_NET)
146#define CONFIG_DW_ALTDESCRIPTOR
147#endif /* CONFIG_CMD_NET */
148
149/*
150 * L4 Watchdog
151 */
Marek Vasut8655f672019-06-27 01:19:23 +0200152#ifndef CONFIG_SPL_BUILD
Marek Vasut40919d92019-06-27 00:26:34 +0200153#undef CONFIG_HW_WATCHDOG
154#undef CONFIG_DESIGNWARE_WATCHDOG
155#endif
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800156#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
Ley Foon Tan461d2982019-11-27 15:55:32 +0800157#ifdef CONFIG_TARGET_SOCFPGA_STRATIX10
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800158#ifndef __ASSEMBLY__
159unsigned int cm_get_l4_sys_free_clk_hz(void);
160#define CONFIG_DW_WDT_CLOCK_KHZ (cm_get_l4_sys_free_clk_hz() / 1000)
161#endif
Ley Foon Tan461d2982019-11-27 15:55:32 +0800162#else
163#define CONFIG_DW_WDT_CLOCK_KHZ 100000
164#endif
Ley Foon Tanc46f6a62019-11-27 15:55:31 +0800165
166/*
167 * SPL memory layout
168 *
169 * On chip RAM
170 * 0xFFE0_0000 ...... Start of OCRAM
171 * SPL code, rwdata
172 * empty space
173 * 0xFFEx_xxxx ...... Top of stack (grows down)
174 * 0xFFEy_yyyy ...... Global Data
175 * 0xFFEz_zzzz ...... Malloc prior relocation (size CONFIG_SYS_MALLOC_F_LEN)
176 * 0xFFE3_F000 ...... Hardware handdoff blob (size 4KB)
177 * 0xFFE3_FFFF ...... End of OCRAM
178 *
179 * SDRAM
180 * 0x0000_0000 ...... Start of SDRAM_1
181 * unused / empty space for image loading
182 * Size 64MB ...... MALLOC (size CONFIG_SYS_SPL_MALLOC_SIZE)
183 * Size 1MB ...... BSS (size CONFIG_SPL_BSS_MAX_SIZE)
184 * 0x8000_0000 ...... End of SDRAM_1 (assume 2GB)
185 *
186 */
187#define CONFIG_SPL_TARGET "spl/u-boot-spl.hex"
188#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
189#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
190#define CONFIG_SPL_BSS_MAX_SIZE 0x100000 /* 1 MB */
191#define CONFIG_SPL_BSS_START_ADDR (PHYS_SDRAM_1 + PHYS_SDRAM_1_SIZE \
192 - CONFIG_SPL_BSS_MAX_SIZE)
193#define CONFIG_SYS_SPL_MALLOC_SIZE (CONFIG_SYS_MALLOC_LEN)
194#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR \
195 - CONFIG_SYS_SPL_MALLOC_SIZE)
196
197/* SPL SDMMC boot support */
198#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
199#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
200
201#endif /* __CONFIG_SOCFPGA_SOC64_COMMON_H__ */