Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2000-2004 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * Dan Malek, Embedded Edge, LLC, dan@embeddededge.com |
| 26 | * U-Boot port on STx XTc 8xx board |
| 27 | * Mostly copied from Panto's NETTA2 board. |
| 28 | */ |
| 29 | |
| 30 | #ifndef __CONFIG_H |
| 31 | #define __CONFIG_H |
| 32 | |
| 33 | /* |
| 34 | * High Level Configuration Options |
| 35 | * (easy to change) |
| 36 | */ |
| 37 | |
| 38 | #define CONFIG_MPC875 1 /* This is a MPC875 CPU */ |
| 39 | #define CONFIG_STXXTC 1 /* ...on a STx XTc board */ |
| 40 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 41 | #define CONFIG_SYS_TEXT_BASE 0x40F00000 |
| 42 | |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 43 | #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ |
| 44 | #undef CONFIG_8xx_CONS_SMC2 |
| 45 | #undef CONFIG_8xx_CONS_NONE |
| 46 | |
Wolfgang Denk | 969542b | 2005-09-13 00:12:33 +0200 | [diff] [blame] | 47 | #define CONFIG_BAUDRATE 115200 /* console baudrate = 115.2kbps */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 48 | |
| 49 | #define CONFIG_XIN 10000000 /* 10 MHz input xtal */ |
| 50 | |
| 51 | /* Select one of few clock rates defined later in this file. |
| 52 | */ |
| 53 | /* #define MPC8XX_HZ 50000000 */ |
| 54 | #define MPC8XX_HZ 66666666 |
| 55 | |
| 56 | #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ |
| 57 | |
| 58 | #if 0 |
| 59 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 60 | #else |
| 61 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 62 | #endif |
| 63 | |
| 64 | #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */ |
| 65 | |
| 66 | #undef CONFIG_BOOTARGS |
| 67 | #define CONFIG_BOOTCOMMAND \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 68 | "tftpboot; " \ |
| 69 | "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ |
| 70 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 71 | "bootm" |
| 72 | |
Wolfgang Denk | 85c25df | 2009-04-01 23:34:12 +0200 | [diff] [blame] | 73 | #define CONFIG_SOURCE |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 74 | #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 75 | #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 76 | |
| 77 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 78 | |
| 79 | #define CONFIG_STATUS_LED 1 /* Status LED enabled */ |
| 80 | #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */ |
| 81 | |
Jon Loeliger | c6d535a | 2007-07-09 21:57:31 -0500 | [diff] [blame] | 82 | /* |
| 83 | * BOOTP options |
| 84 | */ |
| 85 | #define CONFIG_BOOTP_SUBNETMASK |
| 86 | #define CONFIG_BOOTP_GATEWAY |
| 87 | #define CONFIG_BOOTP_HOSTNAME |
| 88 | #define CONFIG_BOOTP_BOOTPATH |
| 89 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 90 | #define CONFIG_BOOTP_NISDOMAIN |
| 91 | |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 92 | |
| 93 | #undef CONFIG_MAC_PARTITION |
| 94 | #undef CONFIG_DOS_PARTITION |
| 95 | |
| 96 | #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */ |
| 97 | |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 98 | #define FEC_ENET 1 /* eth.c needs it that way... */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #undef CONFIG_SYS_DISCOVER_PHY |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 100 | #define CONFIG_MII 1 |
TsiChung Liew | b316245 | 2008-03-30 01:22:13 -0500 | [diff] [blame] | 101 | #define CONFIG_MII_INIT 1 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 102 | #undef CONFIG_RMII |
| 103 | |
| 104 | #define CONFIG_ETHER_ON_FEC1 1 |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 105 | #define CONFIG_FEC1_PHY 1 /* phy address of FEC */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 106 | #undef CONFIG_FEC1_PHY_NORXERR |
| 107 | |
| 108 | #define CONFIG_ETHER_ON_FEC2 1 |
| 109 | #define CONFIG_FEC2_PHY 3 |
| 110 | #undef CONFIG_FEC2_PHY_NORXERR |
| 111 | |
| 112 | #define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */ |
| 113 | |
Jon Loeliger | 595f262 | 2007-07-04 22:31:07 -0500 | [diff] [blame] | 114 | |
| 115 | /* |
| 116 | * Command line configuration. |
| 117 | */ |
| 118 | #include <config_cmd_default.h> |
| 119 | |
| 120 | #define CONFIG_CMD_DHCP |
| 121 | #define CONFIG_CMD_MII |
Jon Loeliger | 595f262 | 2007-07-04 22:31:07 -0500 | [diff] [blame] | 122 | #define CONFIG_CMD_NFS |
| 123 | #define CONFIG_CMD_PING |
| 124 | |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 125 | |
| 126 | #define CONFIG_BOARD_EARLY_INIT_F 1 |
| 127 | #define CONFIG_MISC_INIT_R |
| 128 | |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 129 | /* |
| 130 | * Miscellaneous configurable options |
| 131 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 133 | #define CONFIG_SYS_PROMPT "xtc> " /* Monitor Command Prompt */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 134 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | #define CONFIG_SYS_HUSH_PARSER 1 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 136 | |
Jon Loeliger | 595f262 | 2007-07-04 22:31:07 -0500 | [diff] [blame] | 137 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 139 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 140 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 141 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 142 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 143 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 144 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 145 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #define CONFIG_SYS_MEMTEST_START 0x0300000 /* memtest works on */ |
| 147 | #define CONFIG_SYS_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 148 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 150 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 152 | |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 153 | /* |
| 154 | * Low Level Configuration Settings |
| 155 | * (address mappings, register initial values, etc.) |
| 156 | * You should know what you are doing if you make changes here. |
| 157 | */ |
| 158 | /*----------------------------------------------------------------------- |
| 159 | * Internal Memory Mapped Register |
| 160 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_IMMR 0xFF000000 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 162 | |
| 163 | /*----------------------------------------------------------------------- |
| 164 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 165 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 170 | |
| 171 | /*----------------------------------------------------------------------- |
| 172 | * Start addresses for the final memory configuration |
| 173 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 175 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 177 | #define CONFIG_SYS_FLASH_BASE 0x40000000 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 178 | #if defined(DEBUG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 180 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 182 | #endif |
| 183 | |
| 184 | /* yes this is weird, I know :) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE | 0x00F00000) |
| 186 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 187 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_RESET_ADDRESS 0x80000000 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 189 | |
| 190 | /* |
| 191 | * For booting Linux, the board info and command line data |
| 192 | * have to be in the first 8 MB of memory, since this is |
| 193 | * the maximum mapped by the Linux kernel during initialization. |
| 194 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 196 | |
| 197 | /*----------------------------------------------------------------------- |
| 198 | * FLASH organization |
| 199 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 200 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 201 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 202 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00000000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 204 | #define CONFIG_ENV_OFFSET 0 |
| 205 | #define CONFIG_ENV_SIZE 0x4000 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 206 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + 0x00010000) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 208 | #define CONFIG_ENV_OFFSET_REDUND 0 |
| 209 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 210 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_FLASH_CFI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 212 | #define CONFIG_FLASH_CFI_DRIVER 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 213 | #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */ |
| 214 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */ |
| 215 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 216 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x2000000 } |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 218 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_FLASH_PROTECTION |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 220 | |
| 221 | /*----------------------------------------------------------------------- |
| 222 | * Cache Configuration |
| 223 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 224 | #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ |
Jon Loeliger | 595f262 | 2007-07-04 22:31:07 -0500 | [diff] [blame] | 225 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 227 | #endif |
| 228 | |
| 229 | /*----------------------------------------------------------------------- |
| 230 | * SYPCR - System Protection Control 11-9 |
| 231 | * SYPCR can only be written once after reset! |
| 232 | *----------------------------------------------------------------------- |
| 233 | * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze |
| 234 | */ |
| 235 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 237 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 238 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 240 | #endif |
| 241 | |
| 242 | /*----------------------------------------------------------------------- |
| 243 | * SIUMCR - SIU Module Configuration 11-6 |
| 244 | *----------------------------------------------------------------------- |
| 245 | * PCMCIA config., multi-function pin tri-state |
| 246 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 247 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC | SIUMCR_GB5E) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 248 | |
| 249 | /*----------------------------------------------------------------------- |
| 250 | * TBSCR - Time Base Status and Control 11-26 |
| 251 | *----------------------------------------------------------------------- |
| 252 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 253 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 254 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 255 | |
| 256 | /*----------------------------------------------------------------------- |
| 257 | * RTCSC - Real-Time Clock Status and Control Register 11-27 |
| 258 | *----------------------------------------------------------------------- |
| 259 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 260 | #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 261 | |
| 262 | /*----------------------------------------------------------------------- |
| 263 | * PISCR - Periodic Interrupt Status and Control 11-31 |
| 264 | *----------------------------------------------------------------------- |
| 265 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 266 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 267 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 268 | |
| 269 | /*----------------------------------------------------------------------- |
| 270 | * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30 |
| 271 | *----------------------------------------------------------------------- |
| 272 | * Reset PLL lock status sticky bit, timer expired status bit and timer |
| 273 | * interrupt status bit |
| 274 | * |
| 275 | */ |
| 276 | |
| 277 | #if CONFIG_XIN == 10000000 |
| 278 | |
| 279 | #if MPC8XX_HZ == 50000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_PLPRCR ((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 281 | (1 << PLPRCR_S_SHIFT) | (10 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 282 | PLPRCR_TEXPS) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 283 | #elif MPC8XX_HZ == 66666666 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 284 | #define CONFIG_SYS_PLPRCR ((1 << PLPRCR_MFN_SHIFT) | (2 << PLPRCR_MFD_SHIFT) | \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 285 | (1 << PLPRCR_S_SHIFT) | (13 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 286 | PLPRCR_TEXPS) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 287 | #else |
| 288 | #error unsupported CPU freq for XIN = 10MHz |
| 289 | #endif |
| 290 | #else |
| 291 | #error unsupported freq for XIN (must be 10MHz) |
| 292 | #endif |
| 293 | |
| 294 | |
| 295 | /* |
| 296 | *----------------------------------------------------------------------- |
| 297 | * SCCR - System Clock and reset Control Register 15-27 |
| 298 | *----------------------------------------------------------------------- |
| 299 | * Set clock output, timebase and RTC source and divider, |
| 300 | * power management and some other internal clocks |
| 301 | * |
| 302 | * Note: When TBS == 0 the timebase is independent of current cpu clock. |
| 303 | */ |
| 304 | |
| 305 | #define SCCR_MASK SCCR_EBDF11 |
| 306 | #if MPC8XX_HZ > 66666666 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 307 | #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 308 | SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ |
| 309 | SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ |
| 310 | SCCR_DFALCD00 | SCCR_EBDF01) |
| 311 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 312 | #define CONFIG_SYS_SCCR (/* SCCR_TBS | */ SCCR_CRQEN | \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 313 | SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ |
| 314 | SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ |
| 315 | SCCR_DFALCD00) |
| 316 | #endif |
| 317 | |
| 318 | /*----------------------------------------------------------------------- |
| 319 | * |
| 320 | *----------------------------------------------------------------------- |
| 321 | * |
| 322 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 323 | /*#define CONFIG_SYS_DER 0x2002000F*/ |
| 324 | #define CONFIG_SYS_DER 0 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 325 | |
| 326 | /* |
| 327 | * Init Memory Controller: |
| 328 | * |
| 329 | * BR0/1 and OR0/1 (FLASH) |
| 330 | */ |
| 331 | |
| 332 | #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */ |
| 333 | #define FLASH_BASE1_PRELIM 0x42000000 /* FLASH bank #1 */ |
| 334 | |
| 335 | /* used to re-map FLASH both when starting from SRAM or FLASH: |
| 336 | * restrict access enough to keep SRAM working (if any) |
| 337 | * but not too much to meddle with FLASH accesses |
| 338 | */ |
| 339 | |
| 340 | #define FLASH_BANK_MAX_SIZE 0x01000000 /* max size per chip */ |
| 341 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 342 | #define CONFIG_SYS_REMAP_OR_AM 0x80000000 |
| 343 | #define CONFIG_SYS_PRELIM_OR_AM (0xFFFFFFFFLU & ~(FLASH_BANK_MAX_SIZE - 1)) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 344 | |
| 345 | /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 346 | #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 347 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 348 | #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 349 | #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) |
| 350 | #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V ) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 351 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 352 | #define CONFIG_SYS_OR1_PRELIM ((0xFFFFFFFFLU & ~(FLASH_BANK_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_FLASH) |
| 353 | #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V ) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 354 | |
| 355 | /* |
| 356 | * BR4 and OR4 (SDRAM) |
| 357 | * |
| 358 | */ |
| 359 | #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */ |
| 360 | #define SDRAM_MAX_SIZE (256 << 20) /* max 256MB per bank */ |
| 361 | |
| 362 | /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 363 | #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 364 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 365 | #define CONFIG_SYS_OR4_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_SDRAM) |
| 366 | #define CONFIG_SYS_BR4_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_PS_32 | BR_V) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 367 | |
| 368 | /* |
| 369 | * Memory Periodic Timer Prescaler |
| 370 | */ |
| 371 | |
| 372 | /* |
| 373 | * Memory Periodic Timer Prescaler |
| 374 | * |
| 375 | * The Divider for PTA (refresh timer) configuration is based on an |
| 376 | * example SDRAM configuration (64 MBit, one bank). The adjustment to |
| 377 | * the number of chip selects (NCS) and the actually needed refresh |
| 378 | * rate is done by setting MPTPR. |
| 379 | * |
| 380 | * PTA is calculated from |
| 381 | * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS) |
| 382 | * |
| 383 | * gclk CPU clock (not bus clock!) |
| 384 | * Trefresh Refresh cycle * 4 (four word bursts used) |
| 385 | * |
| 386 | * 4096 Rows from SDRAM example configuration |
| 387 | * 1000 factor s -> ms |
| 388 | * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration |
| 389 | * 4 Number of refresh cycles per period |
| 390 | * 64 Refresh cycle in ms per number of rows |
| 391 | * -------------------------------------------- |
| 392 | * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000 |
| 393 | * |
| 394 | * 50 MHz => 50.000.000 / Divider = 98 |
| 395 | * 66 Mhz => 66.000.000 / Divider = 129 |
| 396 | * 80 Mhz => 80.000.000 / Divider = 156 |
| 397 | */ |
| 398 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 399 | #define CONFIG_SYS_MAMR_PTA 234 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 400 | |
| 401 | /* |
| 402 | * For 16 MBit, refresh rates could be 31.3 us |
| 403 | * (= 64 ms / 2K = 125 / quad bursts). |
| 404 | * For a simpler initialization, 15.6 us is used instead. |
| 405 | * |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 406 | * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks |
| 407 | * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 408 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 409 | #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */ |
| 410 | #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 411 | |
| 412 | /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 413 | #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */ |
| 414 | #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 415 | |
| 416 | /* |
| 417 | * MAMR settings for SDRAM |
| 418 | */ |
| 419 | |
| 420 | /* 8 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 421 | #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 422 | MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \ |
| 423 | MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) |
| 424 | |
| 425 | /* 9 column SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 426 | #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 427 | MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \ |
| 428 | MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) |
| 429 | |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 430 | #define CONFIG_LAST_STAGE_INIT /* needed to reset the damn phys */ |
| 431 | |
| 432 | /****************************************************************/ |
| 433 | |
| 434 | #define NAND_SIZE 0x00010000 /* 64K */ |
| 435 | #define NAND_BASE 0xF1000000 |
| 436 | |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 437 | /*****************************************************************************/ |
| 438 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 439 | #define CONFIG_SYS_DIRECT_FLASH_TFTP |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 440 | |
| 441 | /*****************************************************************************/ |
| 442 | |
| 443 | /* Status Leds are on the MODCK pins, which become the PCMCIA PGCRB, |
| 444 | * CxOE and CxRESET. We use the CxOE. |
| 445 | */ |
| 446 | #define STATUS_LED_BIT 0x00000080 /* bit 24 */ |
| 447 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 448 | #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 449 | #define STATUS_LED_STATE STATUS_LED_BLINKING |
| 450 | |
| 451 | #define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */ |
| 452 | #define STATUS_LED_BOOT 0 /* LED 0 used for boot status */ |
| 453 | |
| 454 | #ifndef __ASSEMBLY__ |
| 455 | |
| 456 | /* LEDs */ |
| 457 | |
| 458 | /* led_id_t is unsigned int mask */ |
| 459 | typedef unsigned int led_id_t; |
| 460 | |
| 461 | #define __led_toggle(_msk) \ |
| 462 | do { \ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 463 | ((volatile immap_t *)CONFIG_SYS_IMMR)->im_pcmcia.pcmc_pgcrb ^= (_msk); \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 464 | } while(0) |
| 465 | |
| 466 | #define __led_set(_msk, _st) \ |
| 467 | do { \ |
| 468 | if ((_st)) \ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 469 | ((volatile immap_t *)CONFIG_SYS_IMMR)->im_pcmcia.pcmc_pgcrb |= (_msk); \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 470 | else \ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 471 | ((volatile immap_t *)CONFIG_SYS_IMMR)->im_pcmcia.pcmc_pgcrb &= ~(_msk); \ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 472 | } while(0) |
| 473 | |
| 474 | #define __led_init(msk, st) __led_set(msk, st) |
| 475 | |
| 476 | #endif |
| 477 | |
| 478 | /******************************************************************************/ |
| 479 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 480 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 |
| 481 | #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE 1 |
| 482 | #define CONFIG_SYS_CONSOLE_ENV_OVERWRITE 1 |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 483 | |
| 484 | /******************************************************************************/ |
| 485 | |
| 486 | /* use board specific hardware */ |
| 487 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 488 | #define CONFIG_HW_WATCHDOG |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 489 | |
| 490 | /*****************************************************************************/ |
| 491 | |
| 492 | #define CONFIG_AUTO_COMPLETE 1 |
| 493 | #define CONFIG_CRC32_VERIFY 1 |
| 494 | #define CONFIG_HUSH_OLD_PARSER_COMPATIBLE 1 |
| 495 | |
Wolfgang Denk | dfb1842 | 2005-10-13 01:49:09 +0200 | [diff] [blame] | 496 | /*****************************************************************************/ |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 497 | |
Gerald Van Baren | 76a90c6 | 2008-06-03 20:26:29 -0400 | [diff] [blame] | 498 | /* pass open firmware flattened device tree */ |
| 499 | #define CONFIG_OF_LIBFDT 1 |
Wolfgang Denk | dfb1842 | 2005-10-13 01:49:09 +0200 | [diff] [blame] | 500 | |
Wolfgang Denk | dfb1842 | 2005-10-13 01:49:09 +0200 | [diff] [blame] | 501 | #define OF_TBCLK (MPC8XX_HZ / 16) |
Wolfgang Denk | 72fdb6c | 2005-08-15 15:55:00 +0200 | [diff] [blame] | 502 | |
| 503 | #endif /* __CONFIG_H */ |