blob: f8ae3acb0d44db32c4077a018ae3c2493722890b [file] [log] [blame]
Jagan Teki215cd412017-05-07 02:43:12 +05301/*
2 * Copyright (C) 2016 Amarula Solutions B.V.
3 * Copyright (C) 2016 Engicam S.r.l.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#include <common.h>
10#include <spl.h>
11
12#include <asm/io.h>
13#include <asm/gpio.h>
14#include <linux/sizes.h>
15
16#include <asm/arch/clock.h>
17#include <asm/arch/crm_regs.h>
18#include <asm/arch/iomux.h>
19#include <asm/arch/mx6-ddr.h>
20#include <asm/arch/mx6-pins.h>
21#include <asm/arch/sys_proto.h>
22
Stefano Babic33731bc2017-06-29 10:16:06 +020023#include <asm/mach-imx/iomux-v3.h>
24#include <asm/mach-imx/video.h>
Jagan Teki215cd412017-05-07 02:43:12 +053025
26DECLARE_GLOBAL_DATA_PTR;
27
28#define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
29 PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
30 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
31
Jagan Teki2c67e882017-05-07 02:43:13 +053032static iomux_v3_cfg_t const uart_pads[] = {
33#ifdef CONFIG_MX6QDL
Jagan Teki215cd412017-05-07 02:43:12 +053034 IOMUX_PADS(PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
35 IOMUX_PADS(PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
Jagan Teki2c67e882017-05-07 02:43:13 +053036#elif CONFIG_MX6UL
37 IOMUX_PADS(PAD_UART1_TX_DATA__UART1_DCE_TX | MUX_PAD_CTRL(UART_PAD_CTRL)),
38 IOMUX_PADS(PAD_UART1_RX_DATA__UART1_DCE_RX | MUX_PAD_CTRL(UART_PAD_CTRL)),
39#endif
Jagan Teki215cd412017-05-07 02:43:12 +053040};
41
Jagan Tekica5b8162017-11-21 00:02:11 +053042#ifdef CONFIG_SPL_LOAD_FIT
43int board_fit_config_name_match(const char *name)
44{
45 if (is_mx6dq() && !strcmp(name, "imx6q-icore"))
46 return 0;
47 else if (is_mx6dq() && !strcmp(name, "imx6q-icore-rqs"))
48 return 0;
49 else if ((is_mx6dl() || is_mx6solo()) && !strcmp(name, "imx6dl-icore"))
50 return 0;
51 else if ((is_mx6dl() || is_mx6solo()) && !strcmp(name, "imx6dl-icore-rqs"))
52 return 0;
53 else
54 return -1;
55}
56#endif
57
Jagan Teki88d8f882017-08-28 16:45:48 +053058#ifdef CONFIG_SPL_OS_BOOT
59int spl_start_uboot(void)
60{
61 /* break into full u-boot on 'c' */
62 if (serial_tstc() && serial_getc() == 'c')
63 return 1;
64
65 return 0;
66}
67#endif
68
Jagan Teki2c67e882017-05-07 02:43:13 +053069#ifdef CONFIG_MX6QDL
Jagan Teki215cd412017-05-07 02:43:12 +053070/*
71 * Driving strength:
72 * 0x30 == 40 Ohm
73 * 0x28 == 48 Ohm
74 */
75#define IMX6DQ_DRIVE_STRENGTH 0x30
76#define IMX6SDL_DRIVE_STRENGTH 0x28
77
78/* configure MX6Q/DUAL mmdc DDR io registers */
79static struct mx6dq_iomux_ddr_regs mx6dq_ddr_ioregs = {
80 .dram_sdqs0 = IMX6DQ_DRIVE_STRENGTH,
81 .dram_sdqs1 = IMX6DQ_DRIVE_STRENGTH,
82 .dram_sdqs2 = IMX6DQ_DRIVE_STRENGTH,
83 .dram_sdqs3 = IMX6DQ_DRIVE_STRENGTH,
84 .dram_sdqs4 = IMX6DQ_DRIVE_STRENGTH,
85 .dram_sdqs5 = IMX6DQ_DRIVE_STRENGTH,
86 .dram_sdqs6 = IMX6DQ_DRIVE_STRENGTH,
87 .dram_sdqs7 = IMX6DQ_DRIVE_STRENGTH,
88 .dram_dqm0 = IMX6DQ_DRIVE_STRENGTH,
89 .dram_dqm1 = IMX6DQ_DRIVE_STRENGTH,
90 .dram_dqm2 = IMX6DQ_DRIVE_STRENGTH,
91 .dram_dqm3 = IMX6DQ_DRIVE_STRENGTH,
92 .dram_dqm4 = IMX6DQ_DRIVE_STRENGTH,
93 .dram_dqm5 = IMX6DQ_DRIVE_STRENGTH,
94 .dram_dqm6 = IMX6DQ_DRIVE_STRENGTH,
95 .dram_dqm7 = IMX6DQ_DRIVE_STRENGTH,
96 .dram_cas = IMX6DQ_DRIVE_STRENGTH,
97 .dram_ras = IMX6DQ_DRIVE_STRENGTH,
98 .dram_sdclk_0 = IMX6DQ_DRIVE_STRENGTH,
99 .dram_sdclk_1 = IMX6DQ_DRIVE_STRENGTH,
100 .dram_reset = IMX6DQ_DRIVE_STRENGTH,
101 .dram_sdcke0 = IMX6DQ_DRIVE_STRENGTH,
102 .dram_sdcke1 = IMX6DQ_DRIVE_STRENGTH,
103 .dram_sdba2 = 0x00000000,
104 .dram_sdodt0 = IMX6DQ_DRIVE_STRENGTH,
105 .dram_sdodt1 = IMX6DQ_DRIVE_STRENGTH,
106};
107
108/* configure MX6Q/DUAL mmdc GRP io registers */
109static struct mx6dq_iomux_grp_regs mx6dq_grp_ioregs = {
110 .grp_b0ds = IMX6DQ_DRIVE_STRENGTH,
111 .grp_b1ds = IMX6DQ_DRIVE_STRENGTH,
112 .grp_b2ds = IMX6DQ_DRIVE_STRENGTH,
113 .grp_b3ds = IMX6DQ_DRIVE_STRENGTH,
114 .grp_b4ds = IMX6DQ_DRIVE_STRENGTH,
115 .grp_b5ds = IMX6DQ_DRIVE_STRENGTH,
116 .grp_b6ds = IMX6DQ_DRIVE_STRENGTH,
117 .grp_b7ds = IMX6DQ_DRIVE_STRENGTH,
118 .grp_addds = IMX6DQ_DRIVE_STRENGTH,
119 .grp_ddrmode_ctl = 0x00020000,
120 .grp_ddrpke = 0x00000000,
121 .grp_ddrmode = 0x00020000,
122 .grp_ctlds = IMX6DQ_DRIVE_STRENGTH,
123 .grp_ddr_type = 0x000c0000,
124};
125
126/* configure MX6SOLO/DUALLITE mmdc DDR io registers */
127struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
128 .dram_sdclk_0 = IMX6SDL_DRIVE_STRENGTH,
129 .dram_sdclk_1 = IMX6SDL_DRIVE_STRENGTH,
130 .dram_cas = IMX6SDL_DRIVE_STRENGTH,
131 .dram_ras = IMX6SDL_DRIVE_STRENGTH,
132 .dram_reset = IMX6SDL_DRIVE_STRENGTH,
133 .dram_sdcke0 = IMX6SDL_DRIVE_STRENGTH,
134 .dram_sdcke1 = IMX6SDL_DRIVE_STRENGTH,
135 .dram_sdba2 = 0x00000000,
136 .dram_sdodt0 = IMX6SDL_DRIVE_STRENGTH,
137 .dram_sdodt1 = IMX6SDL_DRIVE_STRENGTH,
138 .dram_sdqs0 = IMX6SDL_DRIVE_STRENGTH,
139 .dram_sdqs1 = IMX6SDL_DRIVE_STRENGTH,
140 .dram_sdqs2 = IMX6SDL_DRIVE_STRENGTH,
141 .dram_sdqs3 = IMX6SDL_DRIVE_STRENGTH,
142 .dram_sdqs4 = IMX6SDL_DRIVE_STRENGTH,
143 .dram_sdqs5 = IMX6SDL_DRIVE_STRENGTH,
144 .dram_sdqs6 = IMX6SDL_DRIVE_STRENGTH,
145 .dram_sdqs7 = IMX6SDL_DRIVE_STRENGTH,
146 .dram_dqm0 = IMX6SDL_DRIVE_STRENGTH,
147 .dram_dqm1 = IMX6SDL_DRIVE_STRENGTH,
148 .dram_dqm2 = IMX6SDL_DRIVE_STRENGTH,
149 .dram_dqm3 = IMX6SDL_DRIVE_STRENGTH,
150 .dram_dqm4 = IMX6SDL_DRIVE_STRENGTH,
151 .dram_dqm5 = IMX6SDL_DRIVE_STRENGTH,
152 .dram_dqm6 = IMX6SDL_DRIVE_STRENGTH,
153 .dram_dqm7 = IMX6SDL_DRIVE_STRENGTH,
154};
155
156/* configure MX6SOLO/DUALLITE mmdc GRP io registers */
157struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
158 .grp_ddr_type = 0x000c0000,
159 .grp_ddrmode_ctl = 0x00020000,
160 .grp_ddrpke = 0x00000000,
161 .grp_addds = IMX6SDL_DRIVE_STRENGTH,
162 .grp_ctlds = IMX6SDL_DRIVE_STRENGTH,
163 .grp_ddrmode = 0x00020000,
164 .grp_b0ds = IMX6SDL_DRIVE_STRENGTH,
165 .grp_b1ds = IMX6SDL_DRIVE_STRENGTH,
166 .grp_b2ds = IMX6SDL_DRIVE_STRENGTH,
167 .grp_b3ds = IMX6SDL_DRIVE_STRENGTH,
168 .grp_b4ds = IMX6SDL_DRIVE_STRENGTH,
169 .grp_b5ds = IMX6SDL_DRIVE_STRENGTH,
170 .grp_b6ds = IMX6SDL_DRIVE_STRENGTH,
171 .grp_b7ds = IMX6SDL_DRIVE_STRENGTH,
172};
173
174/* mt41j256 */
175static struct mx6_ddr3_cfg mt41j256 = {
176 .mem_speed = 1066,
177 .density = 2,
178 .width = 16,
179 .banks = 8,
180 .rowaddr = 13,
181 .coladdr = 10,
182 .pagesz = 2,
183 .trcd = 1375,
184 .trcmin = 4875,
185 .trasmin = 3500,
186 .SRT = 0,
187};
188
189static struct mx6_mmdc_calibration mx6dq_mmdc_calib = {
190 .p0_mpwldectrl0 = 0x000E0009,
191 .p0_mpwldectrl1 = 0x0018000E,
192 .p1_mpwldectrl0 = 0x00000007,
193 .p1_mpwldectrl1 = 0x00000000,
194 .p0_mpdgctrl0 = 0x43280334,
195 .p0_mpdgctrl1 = 0x031C0314,
196 .p1_mpdgctrl0 = 0x4318031C,
197 .p1_mpdgctrl1 = 0x030C0258,
198 .p0_mprddlctl = 0x3E343A40,
199 .p1_mprddlctl = 0x383C3844,
200 .p0_mpwrdlctl = 0x40404440,
201 .p1_mpwrdlctl = 0x4C3E4446,
202};
203
204/* DDR 64bit */
205static struct mx6_ddr_sysinfo mem_q = {
206 .ddr_type = DDR_TYPE_DDR3,
207 .dsize = 2,
208 .cs1_mirror = 0,
209 /* config for full 4GB range so that get_mem_size() works */
210 .cs_density = 32,
211 .ncs = 1,
212 .bi_on = 1,
213 .rtt_nom = 2,
214 .rtt_wr = 2,
215 .ralat = 5,
216 .walat = 0,
217 .mif3_mode = 3,
218 .rst_to_cke = 0x23,
219 .sde_to_rst = 0x10,
220};
221
222static struct mx6_mmdc_calibration mx6dl_mmdc_calib = {
223 .p0_mpwldectrl0 = 0x001F0024,
224 .p0_mpwldectrl1 = 0x00110018,
225 .p1_mpwldectrl0 = 0x001F0024,
226 .p1_mpwldectrl1 = 0x00110018,
227 .p0_mpdgctrl0 = 0x4230022C,
228 .p0_mpdgctrl1 = 0x02180220,
229 .p1_mpdgctrl0 = 0x42440248,
230 .p1_mpdgctrl1 = 0x02300238,
231 .p0_mprddlctl = 0x44444A48,
232 .p1_mprddlctl = 0x46484A42,
233 .p0_mpwrdlctl = 0x38383234,
234 .p1_mpwrdlctl = 0x3C34362E,
235};
236
237/* DDR 64bit 1GB */
238static struct mx6_ddr_sysinfo mem_dl = {
239 .dsize = 2,
240 .cs1_mirror = 0,
241 /* config for full 4GB range so that get_mem_size() works */
242 .cs_density = 32,
243 .ncs = 1,
244 .bi_on = 1,
245 .rtt_nom = 1,
246 .rtt_wr = 1,
247 .ralat = 5,
248 .walat = 0,
249 .mif3_mode = 3,
250 .rst_to_cke = 0x23,
251 .sde_to_rst = 0x10,
252};
253
254/* DDR 32bit 512MB */
255static struct mx6_ddr_sysinfo mem_s = {
256 .dsize = 1,
257 .cs1_mirror = 0,
258 /* config for full 4GB range so that get_mem_size() works */
259 .cs_density = 32,
260 .ncs = 1,
261 .bi_on = 1,
262 .rtt_nom = 1,
263 .rtt_wr = 1,
264 .ralat = 5,
265 .walat = 0,
266 .mif3_mode = 3,
267 .rst_to_cke = 0x23,
268 .sde_to_rst = 0x10,
269};
Jagan Teki2c67e882017-05-07 02:43:13 +0530270#endif /* CONFIG_MX6QDL */
271
272#ifdef CONFIG_MX6UL
273static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
274 .grp_addds = 0x00000030,
275 .grp_ddrmode_ctl = 0x00020000,
276 .grp_b0ds = 0x00000030,
277 .grp_ctlds = 0x00000030,
278 .grp_b1ds = 0x00000030,
279 .grp_ddrpke = 0x00000000,
280 .grp_ddrmode = 0x00020000,
281 .grp_ddr_type = 0x000c0000,
282};
283
284static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
285 .dram_dqm0 = 0x00000030,
286 .dram_dqm1 = 0x00000030,
287 .dram_ras = 0x00000030,
288 .dram_cas = 0x00000030,
289 .dram_odt0 = 0x00000030,
290 .dram_odt1 = 0x00000030,
291 .dram_sdba2 = 0x00000000,
292 .dram_sdclk_0 = 0x00000008,
293 .dram_sdqs0 = 0x00000038,
294 .dram_sdqs1 = 0x00000030,
295 .dram_reset = 0x00000030,
296};
297
298static struct mx6_mmdc_calibration mx6_mmcd_calib = {
299 .p0_mpwldectrl0 = 0x00070007,
300 .p0_mpdgctrl0 = 0x41490145,
301 .p0_mprddlctl = 0x40404546,
302 .p0_mpwrdlctl = 0x4040524D,
303};
304
305struct mx6_ddr_sysinfo ddr_sysinfo = {
306 .dsize = 0,
307 .cs_density = 20,
308 .ncs = 1,
309 .cs1_mirror = 0,
310 .rtt_wr = 2,
311 .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
312 .walat = 1, /* Write additional latency */
313 .ralat = 5, /* Read additional latency */
314 .mif3_mode = 3, /* Command prediction working mode */
315 .bi_on = 1, /* Bank interleaving enabled */
316 .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
317 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
318 .ddr_type = DDR_TYPE_DDR3,
319};
320
321static struct mx6_ddr3_cfg mem_ddr = {
322 .mem_speed = 800,
323 .density = 4,
324 .width = 16,
325 .banks = 8,
326#ifdef TARGET_MX6UL_ISIOT
327 .rowaddr = 15,
328#else
329 .rowaddr = 13,
330#endif
331 .coladdr = 10,
332 .pagesz = 2,
333 .trcd = 1375,
334 .trcmin = 4875,
335 .trasmin = 3500,
336};
337#endif /* CONFIG_MX6UL */
Jagan Teki215cd412017-05-07 02:43:12 +0530338
339static void ccgr_init(void)
340{
341 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
342
Jagan Teki2c67e882017-05-07 02:43:13 +0530343#ifdef CONFIG_MX6QDL
Jagan Teki215cd412017-05-07 02:43:12 +0530344 writel(0x00003F3F, &ccm->CCGR0);
345 writel(0x0030FC00, &ccm->CCGR1);
346 writel(0x000FC000, &ccm->CCGR2);
347 writel(0x3F300000, &ccm->CCGR3);
348 writel(0xFF00F300, &ccm->CCGR4);
349 writel(0x0F0000C3, &ccm->CCGR5);
350 writel(0x000003CC, &ccm->CCGR6);
Jagan Teki2c67e882017-05-07 02:43:13 +0530351#elif CONFIG_MX6UL
352 writel(0x00c03f3f, &ccm->CCGR0);
353 writel(0xfcffff00, &ccm->CCGR1);
354 writel(0x0cffffcc, &ccm->CCGR2);
355 writel(0x3f3c3030, &ccm->CCGR3);
356 writel(0xff00fffc, &ccm->CCGR4);
357 writel(0x033f30ff, &ccm->CCGR5);
358 writel(0x00c00fff, &ccm->CCGR6);
359#endif
Jagan Teki215cd412017-05-07 02:43:12 +0530360}
361
Jagan Teki215cd412017-05-07 02:43:12 +0530362static void spl_dram_init(void)
363{
Jagan Teki2c67e882017-05-07 02:43:13 +0530364#ifdef CONFIG_MX6QDL
Jagan Teki215cd412017-05-07 02:43:12 +0530365 if (is_mx6solo()) {
366 mx6sdl_dram_iocfg(32, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
367 mx6_dram_cfg(&mem_s, &mx6dl_mmdc_calib, &mt41j256);
368 } else if (is_mx6dl()) {
369 mx6sdl_dram_iocfg(64, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
370 mx6_dram_cfg(&mem_dl, &mx6dl_mmdc_calib, &mt41j256);
371 } else if (is_mx6dq()) {
372 mx6dq_dram_iocfg(64, &mx6dq_ddr_ioregs, &mx6dq_grp_ioregs);
373 mx6_dram_cfg(&mem_q, &mx6dq_mmdc_calib, &mt41j256);
374 }
Jagan Teki2c67e882017-05-07 02:43:13 +0530375#elif CONFIG_MX6UL
376 mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
377 mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
378#endif
Jagan Teki215cd412017-05-07 02:43:12 +0530379
380 udelay(100);
381}
382
383void board_init_f(ulong dummy)
384{
385 ccgr_init();
386
387 /* setup AIPS and disable watchdog */
388 arch_cpu_init();
389
390 gpr_init();
391
392 /* iomux */
Jagan Teki2c67e882017-05-07 02:43:13 +0530393 SETUP_IOMUX_PADS(uart_pads);
Jagan Teki215cd412017-05-07 02:43:12 +0530394
395 /* setup GP timer */
396 timer_init();
397
398 /* UART clocks enabled and gd valid - init serial console */
399 preloader_console_init();
400
401 /* DDR initialization */
402 spl_dram_init();
Jagan Teki215cd412017-05-07 02:43:12 +0530403}