blob: 6e8213d72a5ed7cdfbeec57996569f7a9fd6dad8 [file] [log] [blame]
wdenk78924a72004-04-18 21:45:42 +00001/*
2 * (C) Copyright 2003 Embedded Edge, LLC
3 * Dan Malek <dan@embeddededge.com>
4 * Copied from ADS85xx.
5 * Updates for Silicon Tx GP3 8560 board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/* mpc8560ads board configuration file */
30/* please refer to doc/README.mpc85xx for more info */
31/* make sure you change the MAC address and other network params first,
32 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38/* High Level Configuration Options */
39#define CONFIG_BOOKE 1 /* BOOKE */
40#define CONFIG_E500 1 /* BOOKE e500 family */
41#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
Jon Loeligerf5ad3782005-07-23 10:37:35 -050042#define CONFIG_CPM2 1 /* has CPM2 */
wdenk78924a72004-04-18 21:45:42 +000043#define CONFIG_STXGP3 1 /* Silicon Tx GPPP board specific*/
Kumar Gala75639e02008-06-11 00:44:10 -050044#define CONFIG_MPC8560 1
wdenk78924a72004-04-18 21:45:42 +000045
Wolfgang Denka1be4762008-05-20 16:00:29 +020046#undef CONFIG_PCI /* pci ethernet support */
47#define CONFIG_TSEC_ENET /* tsec ethernet support*/
wdenk78924a72004-04-18 21:45:42 +000048#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
49#define CONFIG_ENV_OVERWRITE
50#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
51#undef CONFIG_DDR_ECC /* only for ECC DDR module */
wdenk78924a72004-04-18 21:45:42 +000052#define CONFIG_DDR_DLL /* possible DLL fix needed */
wdenk492b9e72004-08-01 23:02:45 +000053#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
wdenk78924a72004-04-18 21:45:42 +000054
Kumar Galaa3b76c52008-01-16 09:11:53 -060055#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk492b9e72004-08-01 23:02:45 +000056
57/* sysclk for MPC85xx
wdenk78924a72004-04-18 21:45:42 +000058 */
wdenk78924a72004-04-18 21:45:42 +000059
60#define CONFIG_SYS_CLK_FREQ 33333333 /* most pci cards are 33Mhz */
61
62/* Blinkin' LEDs for Robert :-)
63*/
64#define CONFIG_SHOW_ACTIVITY 1
65
wdenk492b9e72004-08-01 23:02:45 +000066/*
67 * These can be toggled for performance analysis, otherwise use default.
68 */
wdenk78924a72004-04-18 21:45:42 +000069#define CONFIG_L2_CACHE /* toggle L2 cache */
wdenk492b9e72004-08-01 23:02:45 +000070#define CONFIG_BTB /* toggle branch predition */
71#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
wdenk78924a72004-04-18 21:45:42 +000072
wdenk492b9e72004-08-01 23:02:45 +000073#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
wdenk78924a72004-04-18 21:45:42 +000074
75#undef CFG_DRAM_TEST /* memory test, takes time */
76#define CFG_MEMTEST_START 0x00200000 /* memtest region */
77#define CFG_MEMTEST_END 0x00400000
78
wdenk78924a72004-04-18 21:45:42 +000079
80/* Localbus SDRAM is an option, not all boards have it.
wdenk492b9e72004-08-01 23:02:45 +000081 * This address, however, is used to configure a 256M local bus
82 * window that includes the Config latch below.
83 */
84#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
85#define CFG_LBC_SDRAM_SIZE 256 /* LBC SDRAM is 64MB */
wdenk78924a72004-04-18 21:45:42 +000086
wdenk78924a72004-04-18 21:45:42 +000087#define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
88#define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk78924a72004-04-18 21:45:42 +000089
90#define CFG_OR0_PRELIM 0xff000ff7 /* 16 MB Flash */
91#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
92#define CFG_MAX_FLASH_SECT 136 /* sectors per device */
93#undef CFG_FLASH_CHECKSUM
94#define CFG_FLASH_ERASE_TOUT 60000 /* Timeout for Flash Erase (in ms) */
95#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
96
97/* The configuration latch is Chip Select 1.
wdenk492b9e72004-08-01 23:02:45 +000098 * It's an 8-bit latch in the lower 8 bits of the word.
wdenk78924a72004-04-18 21:45:42 +000099 */
100#define CFG_BR1_PRELIM 0xfc001801 /* 32-bit port */
101#define CFG_OR1_PRELIM 0xffff0ff7 /* 64K is enough */
102#define CFG_LBC_LCLDEVS_BASE 0xfc000000 /* Base of localbus devices */
103
Wolfgang Denka1be4762008-05-20 16:00:29 +0200104#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
wdenk78924a72004-04-18 21:45:42 +0000105
106#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
107#define CFG_RAMBOOT
108#else
109#undef CFG_RAMBOOT
110#endif
111
112#ifdef CFG_RAMBOOT
Wolfgang Denka1be4762008-05-20 16:00:29 +0200113#define CFG_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
wdenk78924a72004-04-18 21:45:42 +0000114#else
Wolfgang Denka1be4762008-05-20 16:00:29 +0200115#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
wdenk78924a72004-04-18 21:45:42 +0000116#endif
117#define CFG_CCSRBAR 0xfdf00000 /* relocated CCSRBAR */
Kumar Galad33a55f2008-01-30 14:55:14 -0600118#define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
wdenk78924a72004-04-18 21:45:42 +0000119#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
120
121
wdenk492b9e72004-08-01 23:02:45 +0000122/*
123 * DDR Setup
124 */
wdenk78924a72004-04-18 21:45:42 +0000125
wdenk492b9e72004-08-01 23:02:45 +0000126/*
127 * Base addresses -- Note these are effective addresses where the
128 * actual resources get mapped (not physical addresses)
129 */
130#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
131#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
132
Wolfgang Denka1be4762008-05-20 16:00:29 +0200133#define SPD_EEPROM_ADDRESS 0x54 /* DDR DIMM */
wdenk78924a72004-04-18 21:45:42 +0000134
135#undef CONFIG_CLOCKS_IN_MHZ
136
137/* local bus definitions */
138#define CFG_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
139#define CFG_OR2_PRELIM 0xfc006901
Wolfgang Denka1be4762008-05-20 16:00:29 +0200140#define CFG_LBC_LCRR 0x00030004 /* local bus freq */
wdenk78924a72004-04-18 21:45:42 +0000141#define CFG_LBC_LBCR 0x00000000
142#define CFG_LBC_LSRT 0x20000000
143#define CFG_LBC_MRTPR 0x20000000
144#define CFG_LBC_LSDMR_1 0x2861b723
145#define CFG_LBC_LSDMR_2 0x0861b723
146#define CFG_LBC_LSDMR_3 0x0861b723
147#define CFG_LBC_LSDMR_4 0x1861b723
148#define CFG_LBC_LSDMR_5 0x4061b723
149
150#define CONFIG_L1_INIT_RAM
Wolfgang Denka1be4762008-05-20 16:00:29 +0200151#define CFG_INIT_RAM_LOCK 1
wdenk78924a72004-04-18 21:45:42 +0000152#define CFG_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200153#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
wdenk78924a72004-04-18 21:45:42 +0000154
Wolfgang Denka1be4762008-05-20 16:00:29 +0200155#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
wdenk78924a72004-04-18 21:45:42 +0000156#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
157#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
158
Wolfgang Denka1be4762008-05-20 16:00:29 +0200159#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
160#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk78924a72004-04-18 21:45:42 +0000161
162/* Serial Port */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200163#define CONFIG_CONS_ON_SCC /* define if console on SCC */
164#undef CONFIG_CONS_NONE /* define if console on something else */
165#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
wdenk78924a72004-04-18 21:45:42 +0000166
Wolfgang Denka1be4762008-05-20 16:00:29 +0200167#define CONFIG_BAUDRATE 38400
wdenk78924a72004-04-18 21:45:42 +0000168
169#define CFG_BAUDRATE_TABLE \
170 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
171
172/* Use the HUSH parser */
173#define CFG_HUSH_PARSER
174#ifdef CFG_HUSH_PARSER
175#define CFG_PROMPT_HUSH_PS2 "> "
176#endif
177
Jon Loeliger43d818f2006-10-20 15:50:15 -0500178/*
179 * I2C
180 */
181#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
182#define CONFIG_HARD_I2C /* I2C with hardware support*/
wdenk78924a72004-04-18 21:45:42 +0000183#undef CONFIG_SOFT_I2C /* I2C bit-banged */
184#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
185#define CFG_I2C_SLAVE 0x7F
186#if 0
187#define CFG_I2C_NOPROBES {0x00} /* Don't probe these addrs */
188#else
189/* I did the 'if 0' so we could keep the syntax above if ever needed. */
190#undef CFG_I2C_NOPROBES
191#endif
Jon Loeliger43d818f2006-10-20 15:50:15 -0500192#define CFG_I2C_OFFSET 0x3000
wdenk78924a72004-04-18 21:45:42 +0000193
wdenk492b9e72004-08-01 23:02:45 +0000194/* RapdIO Map configuration, mapped 1:1.
195*/
196#define CFG_RIO_MEM_BASE 0xc0000000
197#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
198#define CFG_RIO_MEM_SIZE 0x200000000 /* 512 M */
199
200/* Standard 8560 PCI addressing, mapped 1:1.
201*/
202#define CFG_PCI1_MEM_BASE 0x80000000
203#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
204#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
205#define CFG_PCI1_IO_BASE 0xe2000000
206#define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
207#define CFG_PCI1_IO_SIZE 0x01000000 /* 16 M */
wdenk78924a72004-04-18 21:45:42 +0000208
Wolfgang Denka1be4762008-05-20 16:00:29 +0200209#if defined(CONFIG_PCI) /* PCI Ethernet card */
wdenk492b9e72004-08-01 23:02:45 +0000210
wdenk78924a72004-04-18 21:45:42 +0000211#define CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200212#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk492b9e72004-08-01 23:02:45 +0000213
214#undef CONFIG_EEPRO100
215#undef CONFIG_TULIP
216
217#if !defined(CONFIG_PCI_PNP)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200218 #define PCI_ENET0_IOADDR 0xe0000000
wdenk78924a72004-04-18 21:45:42 +0000219 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denka1be4762008-05-20 16:00:29 +0200220 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk78924a72004-04-18 21:45:42 +0000221#endif
wdenk492b9e72004-08-01 23:02:45 +0000222
223#undef CONFIG_PCI_SCAN_SHOW
224#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
225
226#endif /* CONFIG_PCI */
227
228#if defined(CONFIG_TSEC_ENET)
229
230#ifndef CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200231#define CONFIG_NET_MULTI 1
wdenk492b9e72004-08-01 23:02:45 +0000232#endif
233
wdenk78924a72004-04-18 21:45:42 +0000234#define CONFIG_MII 1 /* MII PHY management */
wdenk492b9e72004-08-01 23:02:45 +0000235
Kim Phillips177e58f2007-05-16 16:52:19 -0500236#define CONFIG_TSEC1 1
237#define CONFIG_TSEC1_NAME "TSEC0"
238#define CONFIG_TSEC2 1
239#define CONFIG_TSEC2_NAME "TSEC1"
wdenk492b9e72004-08-01 23:02:45 +0000240
241#define TSEC1_PHY_ADDR 2
242#define TSEC2_PHY_ADDR 4
243#define TSEC1_PHYIDX 0
244#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500245#define TSEC1_FLAGS TSEC_GIGABIT
246#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500247#define CONFIG_ETHPRIME "TSEC0"
wdenk492b9e72004-08-01 23:02:45 +0000248
wdenk78924a72004-04-18 21:45:42 +0000249#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
wdenk492b9e72004-08-01 23:02:45 +0000250
wdenk78924a72004-04-18 21:45:42 +0000251#define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
252#undef CONFIG_ETHER_NONE /* define if ether on something else */
253#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
wdenk492b9e72004-08-01 23:02:45 +0000254
255#if (CONFIG_ETHER_INDEX == 2)
wdenk78924a72004-04-18 21:45:42 +0000256 /*
257 * - Rx-CLK is CLK13
258 * - Tx-CLK is CLK14
259 * - Select bus for bd/buffers
260 * - Full duplex
261 */
262 #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
263 #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
264 #define CFG_CPMFCR_RAMTYPE 0
265#if 0
266 #define CFG_FCC_PSMR (FCC_PSMR_FDE)
267#else
268 #define CFG_FCC_PSMR 0
269#endif
270 #define FETH2_RST 0x01
wdenk492b9e72004-08-01 23:02:45 +0000271#elif (CONFIG_ETHER_INDEX == 3)
wdenk78924a72004-04-18 21:45:42 +0000272 /* need more definitions here for FE3 */
273 #define FETH3_RST 0x80
Wolfgang Denka1be4762008-05-20 16:00:29 +0200274#endif /* CONFIG_ETHER_INDEX */
wdenk492b9e72004-08-01 23:02:45 +0000275
276/* MDIO is done through the TSEC0 control.
277*/
wdenk78924a72004-04-18 21:45:42 +0000278#define CONFIG_MII /* MII PHY management */
279#undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
wdenk78924a72004-04-18 21:45:42 +0000280
wdenk78924a72004-04-18 21:45:42 +0000281#endif
282
283/* Environment */
284/* We use the top boot sector flash, so we have some 16K sectors for env
wdenk78924a72004-04-18 21:45:42 +0000285 */
286#ifndef CFG_RAMBOOT
wdenk78924a72004-04-18 21:45:42 +0000287 #define CFG_ENV_IS_IN_FLASH 1
288 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x60000)
289 #define CFG_ENV_SECT_SIZE 0x4000 /* 16K (one top sector) for env */
wdenk78924a72004-04-18 21:45:42 +0000290 #define CFG_ENV_SIZE 0x2000
291#else
wdenk492b9e72004-08-01 23:02:45 +0000292 #define CFG_NO_FLASH 1 /* Flash is not usable now */
293 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
294 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
295 #define CFG_ENV_SIZE 0x2000
wdenk78924a72004-04-18 21:45:42 +0000296#endif
297
298#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,38400"
wdenk492b9e72004-08-01 23:02:45 +0000299#define CONFIG_BOOTCOMMAND "bootm 0xff000000 0xff100000"
wdenk78924a72004-04-18 21:45:42 +0000300#define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
301
302#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
303#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
304
Jon Loeligere63319f2007-06-13 13:22:08 -0500305/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500306 * BOOTP options
307 */
308#define CONFIG_BOOTP_BOOTFILESIZE
309#define CONFIG_BOOTP_BOOTPATH
310#define CONFIG_BOOTP_GATEWAY
311#define CONFIG_BOOTP_HOSTNAME
312
313
314/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500315 * Command line configuration.
316 */
317#include <config_cmd_default.h>
318
319#define CONFIG_CMD_PING
320#define CONFIG_CMD_I2C
321
wdenk492b9e72004-08-01 23:02:45 +0000322#if defined(CFG_RAMBOOT)
Jon Loeligere63319f2007-06-13 13:22:08 -0500323 #undef CONFIG_CMD_ENV
324 #undef CONFIG_CMD_LOADS
wdenk78924a72004-04-18 21:45:42 +0000325#else
Jon Loeligere63319f2007-06-13 13:22:08 -0500326 #define CONFIG_CMD_ELF
wdenk78924a72004-04-18 21:45:42 +0000327#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500328
329#if defined(CONFIG_PCI)
330 #define CONFIG_CMD_PCI
331#endif
332
333#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
334 #define CONFIG_CMD_MII
335#endif
336
wdenk78924a72004-04-18 21:45:42 +0000337
338#undef CONFIG_WATCHDOG /* watchdog disabled */
339
340/*
341 * Miscellaneous configurable options
342 */
343#define CFG_LONGHELP /* undef to save memory */
344#define CFG_PROMPT "GPPP=> " /* Monitor Command Prompt */
Jon Loeligere63319f2007-06-13 13:22:08 -0500345#if defined(CONFIG_CMD_KGDB)
wdenk78924a72004-04-18 21:45:42 +0000346#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
347#else
348#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
349#endif
350#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
351#define CFG_MAXARGS 16 /* max number of command args */
352#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
353#define CFG_LOAD_ADDR 0x1000000 /* default load address */
354#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
355
356/*
357 * For booting Linux, the board info and command line data
358 * have to be in the first 8 MB of memory, since this is
359 * the maximum mapped by the Linux kernel during initialization.
360 */
361#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
362
wdenk78924a72004-04-18 21:45:42 +0000363/*
364 * Internal Definitions
365 *
366 * Boot Flags
367 */
368#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
369#define BOOTFLAG_WARM 0x02 /* Software reboot */
370
Jon Loeligere63319f2007-06-13 13:22:08 -0500371#if defined(CONFIG_CMD_KGDB)
wdenk78924a72004-04-18 21:45:42 +0000372#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
373#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
374#endif
375
376/*Note: change below for your network setting!!! */
377#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming458c3892007-08-16 16:35:02 -0500378#define CONFIG_HAS_ETH0
Wolfgang Denka1be4762008-05-20 16:00:29 +0200379#define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
wdenk54070ab2004-12-31 09:32:47 +0000380#define CONFIG_HAS_ETH1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200381#define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
wdenk54070ab2004-12-31 09:32:47 +0000382#define CONFIG_HAS_ETH2
Wolfgang Denka1be4762008-05-20 16:00:29 +0200383#define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
wdenk78924a72004-04-18 21:45:42 +0000384#endif
385
Wolfgang Denka1be4762008-05-20 16:00:29 +0200386#define CONFIG_SERVERIP 192.168.85.1
387#define CONFIG_IPADDR 192.168.85.60
wdenk78924a72004-04-18 21:45:42 +0000388#define CONFIG_GATEWAYIP 192.168.85.1
389#define CONFIG_NETMASK 255.255.255.0
Wolfgang Denka1be4762008-05-20 16:00:29 +0200390#define CONFIG_HOSTNAME STX_GP3
391#define CONFIG_ROOTPATH /gppproot
392#define CONFIG_BOOTFILE uImage
wdenk492b9e72004-08-01 23:02:45 +0000393#define CONFIG_LOADADDR 0x1000000
wdenk78924a72004-04-18 21:45:42 +0000394
395#endif /* __CONFIG_H */