blob: 70689bc53d768f4f3c0a28a2f26fdd63f7afe854 [file] [log] [blame]
Bin Meng1321da92018-07-26 02:39:39 -07001/* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +01002/*
3 * linux/mii.h: definitions for MII-compatible transceivers
4 * Originally drivers/net/sunhme.h.
5 *
6 * Copyright (C) 1996, 1999, 2001 David S. Miller (davem@redhat.com)
7 */
8
9#ifndef __LINUX_MII_H__
10#define __LINUX_MII_H__
11
Tom Rinidcf4de12023-11-01 12:28:19 -040012#include <linux/types.h>
13
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +010014/* Generic MII registers. */
Bin Meng1321da92018-07-26 02:39:39 -070015#define MII_BMCR 0x00 /* Basic mode control register */
16#define MII_BMSR 0x01 /* Basic mode status register */
17#define MII_PHYSID1 0x02 /* PHYS ID 1 */
18#define MII_PHYSID2 0x03 /* PHYS ID 2 */
19#define MII_ADVERTISE 0x04 /* Advertisement control reg */
20#define MII_LPA 0x05 /* Link partner ability reg */
21#define MII_EXPANSION 0x06 /* Expansion register */
22#define MII_CTRL1000 0x09 /* 1000BASE-T control */
23#define MII_STAT1000 0x0a /* 1000BASE-T status */
24#define MII_MMD_CTRL 0x0d /* MMD Access Control Register */
25#define MII_MMD_DATA 0x0e /* MMD Access Data Register */
26#define MII_ESTATUS 0x0f /* Extended Status */
27#define MII_DCOUNTER 0x12 /* Disconnect counter */
28#define MII_FCSCOUNTER 0x13 /* False carrier counter */
29#define MII_NWAYTEST 0x14 /* N-way auto-neg test reg */
30#define MII_RERRCOUNTER 0x15 /* Receive error counter */
31#define MII_SREVISION 0x16 /* Silicon revision */
32#define MII_RESV1 0x17 /* Reserved... */
33#define MII_LBRERROR 0x18 /* Lpback, rx, bypass error */
34#define MII_PHYADDR 0x19 /* PHY address */
35#define MII_RESV2 0x1a /* Reserved... */
36#define MII_TPISTATUS 0x1b /* TPI status for 10mbps */
37#define MII_NCONFIG 0x1c /* Network interface config */
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +010038
39/* Basic mode control register. */
Bin Meng1321da92018-07-26 02:39:39 -070040#define BMCR_RESV 0x003f /* Unused... */
41#define BMCR_SPEED1000 0x0040 /* MSB of Speed (1000) */
42#define BMCR_CTST 0x0080 /* Collision test */
43#define BMCR_FULLDPLX 0x0100 /* Full duplex */
Wolfgang Denk11623932010-12-17 10:14:09 +010044#define BMCR_ANRESTART 0x0200 /* Auto negotiation restart */
Bin Meng1321da92018-07-26 02:39:39 -070045#define BMCR_ISOLATE 0x0400 /* Isolate data paths from MII */
46#define BMCR_PDOWN 0x0800 /* Enable low power state */
Wolfgang Denk11623932010-12-17 10:14:09 +010047#define BMCR_ANENABLE 0x1000 /* Enable auto negotiation */
Bin Meng1321da92018-07-26 02:39:39 -070048#define BMCR_SPEED100 0x2000 /* Select 100Mbps */
49#define BMCR_LOOPBACK 0x4000 /* TXD loopback bits */
50#define BMCR_RESET 0x8000 /* Reset to default state */
51#define BMCR_SPEED10 0x0000 /* Select 10Mbps */
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +010052
53/* Basic mode status register. */
Bin Meng1321da92018-07-26 02:39:39 -070054#define BMSR_ERCAP 0x0001 /* Ext-reg capability */
55#define BMSR_JCD 0x0002 /* Jabber detected */
56#define BMSR_LSTATUS 0x0004 /* Link status */
Wolfgang Denk11623932010-12-17 10:14:09 +010057#define BMSR_ANEGCAPABLE 0x0008 /* Able to do auto-negotiation */
58#define BMSR_RFAULT 0x0010 /* Remote fault detected */
59#define BMSR_ANEGCOMPLETE 0x0020 /* Auto-negotiation complete */
Bin Meng1321da92018-07-26 02:39:39 -070060#define BMSR_RESV 0x00c0 /* Unused... */
61#define BMSR_ESTATEN 0x0100 /* Extended Status in R15 */
62#define BMSR_100HALF2 0x0200 /* Can do 100BASE-T2 HDX */
63#define BMSR_100FULL2 0x0400 /* Can do 100BASE-T2 FDX */
Wolfgang Denk11623932010-12-17 10:14:09 +010064#define BMSR_10HALF 0x0800 /* Can do 10mbps, half-duplex */
65#define BMSR_10FULL 0x1000 /* Can do 10mbps, full-duplex */
66#define BMSR_100HALF 0x2000 /* Can do 100mbps, half-duplex */
67#define BMSR_100FULL 0x4000 /* Can do 100mbps, full-duplex */
68#define BMSR_100BASE4 0x8000 /* Can do 100mbps, 4k packets */
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +010069
70/* Advertisement control register. */
Bin Meng1321da92018-07-26 02:39:39 -070071#define ADVERTISE_SLCT 0x001f /* Selector bits */
Wolfgang Denk11623932010-12-17 10:14:09 +010072#define ADVERTISE_CSMA 0x0001 /* Only selector supported */
73#define ADVERTISE_10HALF 0x0020 /* Try for 10mbps half-duplex */
74#define ADVERTISE_1000XFULL 0x0020 /* Try for 1000BASE-X full-duplex */
75#define ADVERTISE_10FULL 0x0040 /* Try for 10mbps full-duplex */
76#define ADVERTISE_1000XHALF 0x0040 /* Try for 1000BASE-X half-duplex */
77#define ADVERTISE_100HALF 0x0080 /* Try for 100mbps half-duplex */
78#define ADVERTISE_1000XPAUSE 0x0080 /* Try for 1000BASE-X pause */
79#define ADVERTISE_100FULL 0x0100 /* Try for 100mbps full-duplex */
Bin Meng1321da92018-07-26 02:39:39 -070080#define ADVERTISE_1000XPSE_ASYM 0x0100 /* Try for 1000BASE-X asym pause */
Wolfgang Denk11623932010-12-17 10:14:09 +010081#define ADVERTISE_100BASE4 0x0200 /* Try for 100mbps 4k packets */
Bin Meng1321da92018-07-26 02:39:39 -070082#define ADVERTISE_PAUSE_CAP 0x0400 /* Try for pause */
Wolfgang Denk11623932010-12-17 10:14:09 +010083#define ADVERTISE_PAUSE_ASYM 0x0800 /* Try for asymetric pause */
Bin Meng1321da92018-07-26 02:39:39 -070084#define ADVERTISE_RESV 0x1000 /* Unused... */
Wolfgang Denk11623932010-12-17 10:14:09 +010085#define ADVERTISE_RFAULT 0x2000 /* Say we can detect faults */
86#define ADVERTISE_LPACK 0x4000 /* Ack link partners response */
Bin Meng1321da92018-07-26 02:39:39 -070087#define ADVERTISE_NPAGE 0x8000 /* Next page bit */
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +010088
Bin Meng1321da92018-07-26 02:39:39 -070089#define ADVERTISE_FULL (ADVERTISE_100FULL | ADVERTISE_10FULL | \
90 ADVERTISE_CSMA)
91#define ADVERTISE_ALL (ADVERTISE_10HALF | ADVERTISE_10FULL | \
92 ADVERTISE_100HALF | ADVERTISE_100FULL)
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +010093
94/* Link partner ability register. */
Wolfgang Denk11623932010-12-17 10:14:09 +010095#define LPA_SLCT 0x001f /* Same as advertise selector */
96#define LPA_10HALF 0x0020 /* Can do 10mbps half-duplex */
97#define LPA_1000XFULL 0x0020 /* Can do 1000BASE-X full-duplex */
98#define LPA_10FULL 0x0040 /* Can do 10mbps full-duplex */
99#define LPA_1000XHALF 0x0040 /* Can do 1000BASE-X half-duplex */
100#define LPA_100HALF 0x0080 /* Can do 100mbps half-duplex */
101#define LPA_1000XPAUSE 0x0080 /* Can do 1000BASE-X pause */
102#define LPA_100FULL 0x0100 /* Can do 100mbps full-duplex */
103#define LPA_1000XPAUSE_ASYM 0x0100 /* Can do 1000BASE-X pause asym*/
104#define LPA_100BASE4 0x0200 /* Can do 100mbps 4k packets */
Bin Meng1321da92018-07-26 02:39:39 -0700105#define LPA_PAUSE_CAP 0x0400 /* Can pause */
Wolfgang Denk11623932010-12-17 10:14:09 +0100106#define LPA_PAUSE_ASYM 0x0800 /* Can pause asymetrically */
Bin Meng1321da92018-07-26 02:39:39 -0700107#define LPA_RESV 0x1000 /* Unused... */
Wolfgang Denk11623932010-12-17 10:14:09 +0100108#define LPA_RFAULT 0x2000 /* Link partner faulted */
109#define LPA_LPACK 0x4000 /* Link partner acked us */
Bin Meng1321da92018-07-26 02:39:39 -0700110#define LPA_NPAGE 0x8000 /* Next page bit */
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +0100111
112#define LPA_DUPLEX (LPA_10FULL | LPA_100FULL)
113#define LPA_100 (LPA_100FULL | LPA_100HALF | LPA_100BASE4)
114
115/* Expansion register for auto-negotiation. */
Wolfgang Denk11623932010-12-17 10:14:09 +0100116#define EXPANSION_NWAY 0x0001 /* Can do N-way auto-nego */
117#define EXPANSION_LCWP 0x0002 /* Got new RX page code word */
118#define EXPANSION_ENABLENPAGE 0x0004 /* This enables npage words */
119#define EXPANSION_NPCAPABLE 0x0008 /* Link partner supports npage */
120#define EXPANSION_MFAULTS 0x0010 /* Multiple faults detected */
Bin Meng1321da92018-07-26 02:39:39 -0700121#define EXPANSION_RESV 0xffe0 /* Unused... */
Macpaul Linfa19f052010-12-03 13:52:34 +0800122
Charles Coldwell23329412013-02-21 08:25:52 -0500123#define ESTATUS_1000_XFULL 0x8000 /* Can do 1000BX Full */
124#define ESTATUS_1000_XHALF 0x4000 /* Can do 1000BX Half */
Bin Meng1321da92018-07-26 02:39:39 -0700125#define ESTATUS_1000_TFULL 0x2000 /* Can do 1000BT Full */
126#define ESTATUS_1000_THALF 0x1000 /* Can do 1000BT Half */
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +0100127
128/* N-way test register. */
Bin Meng1321da92018-07-26 02:39:39 -0700129#define NWAYTEST_RESV1 0x00ff /* Unused... */
Wolfgang Denk11623932010-12-17 10:14:09 +0100130#define NWAYTEST_LOOPBACK 0x0100 /* Enable loopback for N-way */
Bin Meng1321da92018-07-26 02:39:39 -0700131#define NWAYTEST_RESV2 0xfe00 /* Unused... */
Macpaul Linfa19f052010-12-03 13:52:34 +0800132
133/* 1000BASE-T Control register */
Bin Meng1321da92018-07-26 02:39:39 -0700134#define ADVERTISE_1000FULL 0x0200 /* Advertise 1000BASE-T full duplex */
135#define ADVERTISE_1000HALF 0x0100 /* Advertise 1000BASE-T half duplex */
136#define CTL1000_AS_MASTER 0x0800
137#define CTL1000_ENABLE_MASTER 0x1000
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +0100138
Macpaul Linfa19f052010-12-03 13:52:34 +0800139/* 1000BASE-T Status register */
Wolfgang Denk11623932010-12-17 10:14:09 +0100140#define LPA_1000LOCALRXOK 0x2000 /* Link partner local receiver status */
141#define LPA_1000REMRXOK 0x1000 /* Link partner remote receiver status */
142#define LPA_1000FULL 0x0800 /* Link partner 1000BASE-T full duplex */
143#define LPA_1000HALF 0x0400 /* Link partner 1000BASE-T half duplex */
Macpaul Linfa19f052010-12-03 13:52:34 +0800144
145/* Flow control flags */
146#define FLOW_CTRL_TX 0x01
147#define FLOW_CTRL_RX 0x02
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +0100148
Bin Meng1321da92018-07-26 02:39:39 -0700149/* MMD Access Control register fields */
150#define MII_MMD_CTRL_DEVAD_MASK 0x1f /* Mask MMD DEVAD*/
151#define MII_MMD_CTRL_ADDR 0x0000 /* Address */
152#define MII_MMD_CTRL_NOINCR 0x4000 /* no post increment */
153#define MII_MMD_CTRL_INCR_RDWT 0x8000 /* post increment on reads & writes */
154#define MII_MMD_CTRL_INCR_ON_WT 0xC000 /* post increment on writes only */
155
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +0100156/**
157 * mii_nway_result
158 * @negotiated: value of MII ANAR and'd with ANLPAR
159 *
160 * Given a set of MII abilities, check each bit and returns the
161 * currently supported media, in the priority order defined by
162 * IEEE 802.3u. We use LPA_xxx constants but note this is not the
163 * value of LPA solely, as described above.
164 *
165 * The one exception to IEEE 802.3u is that 100baseT4 is placed
166 * between 100T-full and 100T-half. If your phy does not support
Macpaul Linfa19f052010-12-03 13:52:34 +0800167 * 100T4 this is fine. If your phy places 100T4 elsewhere in the
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +0100168 * priority order, you will need to roll your own function.
169 */
170static inline unsigned int mii_nway_result (unsigned int negotiated)
171{
172 unsigned int ret;
173
174 if (negotiated & LPA_100FULL)
175 ret = LPA_100FULL;
176 else if (negotiated & LPA_100BASE4)
177 ret = LPA_100BASE4;
178 else if (negotiated & LPA_100HALF)
179 ret = LPA_100HALF;
180 else if (negotiated & LPA_10FULL)
181 ret = LPA_10FULL;
182 else
183 ret = LPA_10HALF;
184
185 return ret;
186}
187
188/**
189 * mii_duplex
190 * @duplex_lock: Non-zero if duplex is locked at full
191 * @negotiated: value of MII ANAR and'd with ANLPAR
192 *
193 * A small helper function for a common case. Returns one
194 * if the media is operating or locked at full duplex, and
195 * returns zero otherwise.
196 */
197static inline unsigned int mii_duplex (unsigned int duplex_lock,
198 unsigned int negotiated)
199{
200 if (duplex_lock)
201 return 1;
202 if (mii_nway_result(negotiated) & LPA_DUPLEX)
203 return 1;
204 return 0;
205}
206
Yuiko Oshinoa14e8082017-08-11 12:44:57 -0400207/**
208 * mii_resolve_flowctrl_fdx
209 * @lcladv: value of MII ADVERTISE register
210 * @rmtadv: value of MII LPA register
211 *
212 * Resolve full duplex flow control as per IEEE 802.3-2005 table 28B-3
213 */
214static inline u8 mii_resolve_flowctrl_fdx(u16 lcladv, u16 rmtadv)
215{
216 u8 cap = 0;
217
218 if (lcladv & rmtadv & ADVERTISE_PAUSE_CAP) {
219 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
220 } else if (lcladv & rmtadv & ADVERTISE_PAUSE_ASYM) {
221 if (lcladv & ADVERTISE_PAUSE_CAP)
222 cap = FLOW_CTRL_RX;
223 else if (rmtadv & ADVERTISE_PAUSE_CAP)
224 cap = FLOW_CTRL_TX;
225 }
226
227 return cap;
228}
229
Simon Glasscaefa322019-11-14 12:57:31 -0700230void mii_init(void);
231
Haavard Skinnemoen48b8bb12006-12-17 15:46:02 +0100232#endif /* __LINUX_MII_H__ */