blob: f01b48b5c8e94e74cbfe322e5e9d523123f457aa [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dirk Eibachb355f172015-10-28 11:46:32 +01002/*
3 * (C) Copyright 2014
Mario Sixb4893582018-03-06 08:04:58 +01004 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
Dirk Eibachb355f172015-10-28 11:46:32 +01005 */
6
Mario Six78510212019-03-29 10:18:10 +01007#ifdef CONFIG_GDSYS_LEGACY_DRIVERS
8
Dirk Eibachb355f172015-10-28 11:46:32 +01009
10#include <gdsys_fpga.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060011#include <linux/bitops.h>
Dirk Eibachb355f172015-10-28 11:46:32 +010012
Mario Six54ecad42019-03-29 10:18:15 +010013enum pcb_video_type {
14 PCB_DVI_SL,
15 PCB_DP_165MPIX,
16 PCB_DP_300MPIX,
17 PCB_HDMI,
18 PCB_DP_1_2,
19 PCB_HDMI_2_0,
Dirk Eibachb355f172015-10-28 11:46:32 +010020};
21
Mario Six54ecad42019-03-29 10:18:15 +010022enum pcb_transmission_type {
23 PCB_CAT_1G,
24 PCB_FIBER_3G,
25 PCB_CAT_10G,
26 PCB_FIBER_10G,
Dirk Eibachb355f172015-10-28 11:46:32 +010027};
28
Mario Six54ecad42019-03-29 10:18:15 +010029enum carrier_speed {
30 CARRIER_SPEED_1G,
31 CARRIER_SPEED_3G,
32 CARRIER_SPEED_2_5G = CARRIER_SPEED_3G,
33 CARRIER_SPEED_10G,
Dirk Eibachb355f172015-10-28 11:46:32 +010034};
35
Mario Six54ecad42019-03-29 10:18:15 +010036enum ram_config {
37 RAM_DDR2_32BIT_295MBPS,
38 RAM_DDR3_32BIT_590MBPS,
39 RAM_DDR3_48BIT_590MBPS,
40 RAM_DDR3_64BIT_1800MBPS,
41 RAM_DDR3_48BIT_1800MBPS,
Dirk Eibachb355f172015-10-28 11:46:32 +010042};
43
Mario Six54ecad42019-03-29 10:18:15 +010044enum sysclock {
45 SYSCLK_147456,
Dirk Eibachb355f172015-10-28 11:46:32 +010046};
47
Mario Six54ecad42019-03-29 10:18:15 +010048struct fpga_versions {
49 bool video_channel;
50 bool con_side;
51 enum pcb_video_type pcb_video_type;
52 enum pcb_transmission_type pcb_transmission_type;
53 unsigned int hw_version;
Dirk Eibachb355f172015-10-28 11:46:32 +010054};
55
Mario Six54ecad42019-03-29 10:18:15 +010056struct fpga_features {
57 u8 video_channels;
58 u8 carriers;
59 enum carrier_speed carrier_speed;
60 enum ram_config ram_config;
61 enum sysclock sysclock;
62
63 bool pcm_tx;
64 bool pcm_rx;
65 bool spdif_tx;
66 bool spdif_rx;
67 bool usb2;
68 bool rs232;
69 bool compression_type1;
70 bool compression_type2;
71 bool compression_type3;
72 bool interlace;
73 bool osd;
74 bool compression_pipes;
Dirk Eibachb355f172015-10-28 11:46:32 +010075};
76
Mario Six54ecad42019-03-29 10:18:15 +010077#ifdef CONFIG_SYS_FPGA_FLAVOR_GAZERBEAM
78
79static int get_versions(unsigned int fpga, struct fpga_versions *versions)
Dirk Eibachb355f172015-10-28 11:46:32 +010080{
Mario Six54ecad42019-03-29 10:18:15 +010081 enum {
82 VERSIONS_FPGA_VIDEO_CHANNEL = BIT(12),
83 VERSIONS_FPGA_CON_SIDE = BIT(13),
84 VERSIONS_FPGA_SC = BIT(14),
85 VERSIONS_PCB_CON = BIT(9),
86 VERSIONS_PCB_SC = BIT(8),
87 VERSIONS_PCB_VIDEO_MASK = 0x3 << 6,
88 VERSIONS_PCB_VIDEO_DP_1_2 = 0x0 << 6,
89 VERSIONS_PCB_VIDEO_HDMI_2_0 = 0x1 << 6,
90 VERSIONS_PCB_TRANSMISSION_MASK = 0x3 << 4,
91 VERSIONS_PCB_TRANSMISSION_FIBER_10G = 0x0 << 4,
92 VERSIONS_PCB_TRANSMISSION_CAT_10G = 0x1 << 4,
93 VERSIONS_PCB_TRANSMISSION_FIBER_3G = 0x2 << 4,
94 VERSIONS_PCB_TRANSMISSION_CAT_1G = 0x3 << 4,
95 VERSIONS_HW_VER_MASK = 0xf << 0,
96 };
97 u16 raw_versions;
98
99 memset(versions, 0, sizeof(struct fpga_versions));
100
101 FPGA_GET_REG(fpga, versions, &raw_versions);
102
103 versions->video_channel = raw_versions & VERSIONS_FPGA_VIDEO_CHANNEL;
104 versions->con_side = raw_versions & VERSIONS_FPGA_CON_SIDE;
105
106 switch (raw_versions & VERSIONS_PCB_VIDEO_MASK) {
107 case VERSIONS_PCB_VIDEO_DP_1_2:
108 versions->pcb_video_type = PCB_DP_1_2;
109 break;
110
111 case VERSIONS_PCB_VIDEO_HDMI_2_0:
112 versions->pcb_video_type = PCB_HDMI_2_0;
113 break;
114 }
Dirk Eibachb355f172015-10-28 11:46:32 +0100115
Mario Six54ecad42019-03-29 10:18:15 +0100116 switch (raw_versions & VERSIONS_PCB_TRANSMISSION_MASK) {
117 case VERSIONS_PCB_TRANSMISSION_FIBER_10G:
118 versions->pcb_transmission_type = PCB_FIBER_10G;
119 break;
120
121 case VERSIONS_PCB_TRANSMISSION_CAT_10G:
122 versions->pcb_transmission_type = PCB_CAT_10G;
123 break;
Dirk Eibachb355f172015-10-28 11:46:32 +0100124
Mario Six54ecad42019-03-29 10:18:15 +0100125 case VERSIONS_PCB_TRANSMISSION_FIBER_3G:
126 versions->pcb_transmission_type = PCB_FIBER_3G;
127 break;
128
129 case VERSIONS_PCB_TRANSMISSION_CAT_1G:
130 versions->pcb_transmission_type = PCB_CAT_1G;
131 break;
132
133 }
134
135 versions->hw_version = raw_versions & VERSIONS_HW_VER_MASK;
136
137 return 0;
Dirk Eibachb355f172015-10-28 11:46:32 +0100138}
139
Mario Six54ecad42019-03-29 10:18:15 +0100140static int get_features(unsigned int fpga, struct fpga_features *features)
Dirk Eibachb355f172015-10-28 11:46:32 +0100141{
Mario Six54ecad42019-03-29 10:18:15 +0100142 enum {
143 FEATURE_SPDIF_RX = BIT(15),
144 FEATURE_SPDIF_TX = BIT(14),
145 FEATURE_PCM_RX = BIT(13),
146 FEATURE_PCM_TX = BIT(12),
147 FEATURE_RAM_MASK = GENMASK(11, 8),
148 FEATURE_RAM_DDR2_32BIT_295MBPS = 0x0 << 8,
149 FEATURE_RAM_DDR3_32BIT_590MBPS = 0x1 << 8,
150 FEATURE_RAM_DDR3_48BIT_590MBPS = 0x2 << 8,
151 FEATURE_RAM_DDR3_64BIT_1800MBPS = 0x3 << 8,
152 FEATURE_RAM_DDR3_48BIT_1800MBPS = 0x4 << 8,
153 FEATURE_CARRIER_SPEED_MASK = GENMASK(7, 6),
154 FEATURE_CARRIER_SPEED_1G = 0x0 << 6,
155 FEATURE_CARRIER_SPEED_2_5G = 0x1 << 6,
156 FEATURE_CARRIER_SPEED_10G = 0x2 << 6,
157 FEATURE_CARRIERS_MASK = GENMASK(5, 4),
158 FEATURE_CARRIERS_0 = 0x0 << 4,
159 FEATURE_CARRIERS_1 = 0x1 << 4,
160 FEATURE_CARRIERS_2 = 0x2 << 4,
161 FEATURE_CARRIERS_4 = 0x3 << 4,
162 FEATURE_USB2 = BIT(3),
163 FEATURE_VIDEOCHANNELS_MASK = GENMASK(2, 0),
164 FEATURE_VIDEOCHANNELS_0 = 0x0 << 0,
165 FEATURE_VIDEOCHANNELS_1 = 0x1 << 0,
166 FEATURE_VIDEOCHANNELS_1_1 = 0x2 << 0,
167 FEATURE_VIDEOCHANNELS_2 = 0x3 << 0,
168 };
Dirk Eibachb355f172015-10-28 11:46:32 +0100169
Mario Six54ecad42019-03-29 10:18:15 +0100170 enum {
171 EXT_FEATURE_OSD = BIT(15),
172 EXT_FEATURE_ETHERNET = BIT(9),
173 EXT_FEATURE_INTERLACE = BIT(8),
174 EXT_FEATURE_RS232 = BIT(7),
175 EXT_FEATURE_COMPRESSION_PERF_MASK = GENMASK(6, 4),
176 EXT_FEATURE_COMPRESSION_PERF_1X = 0x0 << 4,
177 EXT_FEATURE_COMPRESSION_PERF_2X = 0x1 << 4,
178 EXT_FEATURE_COMPRESSION_PERF_4X = 0x2 << 4,
179 EXT_FEATURE_COMPRESSION_TYPE1 = BIT(0),
180 EXT_FEATURE_COMPRESSION_TYPE2 = BIT(1),
181 EXT_FEATURE_COMPRESSION_TYPE3 = BIT(2),
182 };
Dirk Eibachb355f172015-10-28 11:46:32 +0100183
Mario Six54ecad42019-03-29 10:18:15 +0100184 u16 raw_features;
185 u16 raw_extended_features;
Dirk Eibachb355f172015-10-28 11:46:32 +0100186
Mario Six54ecad42019-03-29 10:18:15 +0100187 memset(features, 0, sizeof(struct fpga_features));
188
189 FPGA_GET_REG(fpga, fpga_features, &raw_features);
190 FPGA_GET_REG(fpga, fpga_ext_features, &raw_extended_features);
191
192 switch (raw_features & FEATURE_VIDEOCHANNELS_MASK) {
193 case FEATURE_VIDEOCHANNELS_0:
194 features->video_channels = 0;
Dirk Eibachb355f172015-10-28 11:46:32 +0100195 break;
196
Mario Six54ecad42019-03-29 10:18:15 +0100197 case FEATURE_VIDEOCHANNELS_1:
198 features->video_channels = 1;
Dirk Eibachb355f172015-10-28 11:46:32 +0100199 break;
200
Mario Six54ecad42019-03-29 10:18:15 +0100201 case FEATURE_VIDEOCHANNELS_1_1:
202 case FEATURE_VIDEOCHANNELS_2:
203 features->video_channels = 2;
Dirk Eibachb355f172015-10-28 11:46:32 +0100204 break;
Mario Six54ecad42019-03-29 10:18:15 +0100205 };
Dirk Eibachb355f172015-10-28 11:46:32 +0100206
Mario Six54ecad42019-03-29 10:18:15 +0100207 switch (raw_features & FEATURE_CARRIERS_MASK) {
208 case FEATURE_CARRIERS_0:
209 features->carriers = 0;
Dirk Eibachb355f172015-10-28 11:46:32 +0100210 break;
211
Mario Six54ecad42019-03-29 10:18:15 +0100212 case FEATURE_CARRIERS_1:
213 features->carriers = 1;
214 break;
215
216 case FEATURE_CARRIERS_2:
217 features->carriers = 2;
Dirk Eibachb355f172015-10-28 11:46:32 +0100218 break;
219
Mario Six54ecad42019-03-29 10:18:15 +0100220 case FEATURE_CARRIERS_4:
221 features->carriers = 4;
Dirk Eibachb355f172015-10-28 11:46:32 +0100222 break;
223 }
224
Mario Six54ecad42019-03-29 10:18:15 +0100225 switch (raw_features & FEATURE_CARRIER_SPEED_MASK) {
226 case FEATURE_CARRIER_SPEED_1G:
227 features->carrier_speed = CARRIER_SPEED_1G;
228 break;
229 case FEATURE_CARRIER_SPEED_2_5G:
230 features->carrier_speed = CARRIER_SPEED_2_5G;
231 break;
232 case FEATURE_CARRIER_SPEED_10G:
233 features->carrier_speed = CARRIER_SPEED_10G;
234 break;
235 }
Dirk Eibachb355f172015-10-28 11:46:32 +0100236
Mario Six54ecad42019-03-29 10:18:15 +0100237 switch (raw_features & FEATURE_RAM_MASK) {
238 case FEATURE_RAM_DDR2_32BIT_295MBPS:
239 features->ram_config = RAM_DDR2_32BIT_295MBPS;
Dirk Eibachb355f172015-10-28 11:46:32 +0100240 break;
241
Mario Six54ecad42019-03-29 10:18:15 +0100242 case FEATURE_RAM_DDR3_32BIT_590MBPS:
243 features->ram_config = RAM_DDR3_32BIT_590MBPS;
Dirk Eibachb355f172015-10-28 11:46:32 +0100244 break;
245
Mario Six54ecad42019-03-29 10:18:15 +0100246 case FEATURE_RAM_DDR3_48BIT_590MBPS:
247 features->ram_config = RAM_DDR3_48BIT_590MBPS;
Dirk Eibachb355f172015-10-28 11:46:32 +0100248 break;
249
Mario Six54ecad42019-03-29 10:18:15 +0100250 case FEATURE_RAM_DDR3_64BIT_1800MBPS:
251 features->ram_config = RAM_DDR3_64BIT_1800MBPS;
252 break;
253
254 case FEATURE_RAM_DDR3_48BIT_1800MBPS:
255 features->ram_config = RAM_DDR3_48BIT_1800MBPS;
Dirk Eibachb355f172015-10-28 11:46:32 +0100256 break;
257 }
258
Mario Six54ecad42019-03-29 10:18:15 +0100259 features->pcm_tx = raw_features & FEATURE_PCM_TX;
260 features->pcm_rx = raw_features & FEATURE_PCM_RX;
261 features->spdif_tx = raw_features & FEATURE_SPDIF_TX;
262 features->spdif_rx = raw_features & FEATURE_SPDIF_RX;
263 features->usb2 = raw_features & FEATURE_USB2;
264 features->rs232 = raw_extended_features & EXT_FEATURE_RS232;
265 features->compression_type1 = raw_extended_features & EXT_FEATURE_COMPRESSION_TYPE1;
266 features->compression_type2 = raw_extended_features & EXT_FEATURE_COMPRESSION_TYPE2;
267 features->compression_type3 = raw_extended_features & EXT_FEATURE_COMPRESSION_TYPE3;
268 features->interlace = raw_extended_features & EXT_FEATURE_INTERLACE;
269 features->osd = raw_extended_features & EXT_FEATURE_OSD;
270 features->compression_pipes = raw_extended_features & EXT_FEATURE_COMPRESSION_PERF_MASK;
Dirk Eibachb355f172015-10-28 11:46:32 +0100271
Mario Six54ecad42019-03-29 10:18:15 +0100272 return 0;
273}
274
275#else
276
277static int get_versions(unsigned int fpga, struct fpga_versions *versions)
278{
279 enum {
280 /* HW version encoding is a mess, leave it for the moment */
281 VERSIONS_HW_VER_MASK = 0xf << 0,
282 VERSIONS_PIX_CLOCK_GEN_IDT8N3QV01 = BIT(4),
283 VERSIONS_SFP = BIT(5),
284 VERSIONS_VIDEO_MASK = 0x7 << 6,
285 VERSIONS_VIDEO_DVI = 0x0 << 6,
286 VERSIONS_VIDEO_DP_165 = 0x1 << 6,
287 VERSIONS_VIDEO_DP_300 = 0x2 << 6,
288 VERSIONS_VIDEO_HDMI = 0x3 << 6,
289 VERSIONS_UT_MASK = 0xf << 12,
290 VERSIONS_UT_MAIN_SERVER = 0x0 << 12,
291 VERSIONS_UT_MAIN_USER = 0x1 << 12,
292 VERSIONS_UT_VIDEO_SERVER = 0x2 << 12,
293 VERSIONS_UT_VIDEO_USER = 0x3 << 12,
294 };
295 u16 raw_versions;
Dirk Eibachb355f172015-10-28 11:46:32 +0100296
Mario Six54ecad42019-03-29 10:18:15 +0100297 memset(versions, 0, sizeof(struct fpga_versions));
298
299 FPGA_GET_REG(fpga, versions, &raw_versions);
300
301 switch (raw_versions & VERSIONS_UT_MASK) {
302 case VERSIONS_UT_MAIN_SERVER:
303 versions->video_channel = false;
304 versions->con_side = false;
Dirk Eibachb355f172015-10-28 11:46:32 +0100305 break;
306
Mario Six54ecad42019-03-29 10:18:15 +0100307 case VERSIONS_UT_MAIN_USER:
308 versions->video_channel = false;
309 versions->con_side = true;
Dirk Eibachb355f172015-10-28 11:46:32 +0100310 break;
311
Mario Six54ecad42019-03-29 10:18:15 +0100312 case VERSIONS_UT_VIDEO_SERVER:
313 versions->video_channel = true;
314 versions->con_side = false;
Dirk Eibach11887f12016-06-02 09:05:39 +0200315 break;
316
Mario Six54ecad42019-03-29 10:18:15 +0100317 case VERSIONS_UT_VIDEO_USER:
318 versions->video_channel = true;
319 versions->con_side = true;
Dirk Eibachb355f172015-10-28 11:46:32 +0100320 break;
321
Mario Six54ecad42019-03-29 10:18:15 +0100322 }
323
324 switch (raw_versions & VERSIONS_VIDEO_MASK) {
325 case VERSIONS_VIDEO_DVI:
326 versions->pcb_video_type = PCB_DVI_SL;
327 break;
328
329 case VERSIONS_VIDEO_DP_165:
330 versions->pcb_video_type = PCB_DP_165MPIX;
331 break;
332
333 case VERSIONS_VIDEO_DP_300:
334 versions->pcb_video_type = PCB_DP_300MPIX;
335 break;
336
337 case VERSIONS_VIDEO_HDMI:
338 versions->pcb_video_type = PCB_HDMI;
Dirk Eibachb355f172015-10-28 11:46:32 +0100339 break;
340 }
341
Mario Six54ecad42019-03-29 10:18:15 +0100342 versions->hw_version = raw_versions & VERSIONS_HW_VER_MASK;
343
344 if (raw_versions & VERSIONS_SFP)
345 versions->pcb_transmission_type = PCB_FIBER_3G;
346 else
347 versions->pcb_transmission_type = PCB_CAT_1G;
348
349 return 0;
350}
351
352static int get_features(unsigned int fpga, struct fpga_features *features)
353{
354 enum {
355 FEATURE_CARRIER_SPEED_2_5 = BIT(4),
356 FEATURE_RAM_MASK = 0x7 << 5,
357 FEATURE_RAM_DDR2_32BIT = 0x0 << 5,
358 FEATURE_RAM_DDR3_32BIT = 0x1 << 5,
359 FEATURE_RAM_DDR3_48BIT = 0x2 << 5,
360 FEATURE_PCM_AUDIO_TX = BIT(9),
361 FEATURE_PCM_AUDIO_RX = BIT(10),
362 FEATURE_OSD = BIT(11),
363 FEATURE_USB20 = BIT(12),
364 FEATURE_COMPRESSION_MASK = 7 << 13,
365 FEATURE_COMPRESSION_TYPE1 = 0x1 << 13,
366 FEATURE_COMPRESSION_TYPE1_TYPE2 = 0x3 << 13,
367 FEATURE_COMPRESSION_TYPE1_TYPE2_TYPE3 = 0x7 << 13,
368 };
369
370 enum {
371 EXTENDED_FEATURE_SPDIF_AUDIO_TX = BIT(0),
372 EXTENDED_FEATURE_SPDIF_AUDIO_RX = BIT(1),
373 EXTENDED_FEATURE_RS232 = BIT(2),
374 EXTENDED_FEATURE_COMPRESSION_PIPES = BIT(3),
375 EXTENDED_FEATURE_INTERLACE = BIT(4),
376 };
Dirk Eibachb355f172015-10-28 11:46:32 +0100377
Mario Six54ecad42019-03-29 10:18:15 +0100378 u16 raw_features;
379#ifdef GDSYS_LEGACY_DRIVERS
380 u16 raw_extended_features;
381#endif
382
383 memset(features, 0, sizeof(struct fpga_features));
384
385 FPGA_GET_REG(fpga, fpga_features, &raw_features);
386#ifdef GDSYS_LEGACY_DRIVERS
387 FPGA_GET_REG(fpga, fpga_ext_features, &raw_extended_features);
388#endif
389
390 features->video_channels = raw_features & 0x3;
391 features->carriers = (raw_features >> 2) & 0x3;
392
393 features->carrier_speed = (raw_features & FEATURE_CARRIER_SPEED_2_5)
394 ? CARRIER_SPEED_2_5G : CARRIER_SPEED_1G;
395
396 switch (raw_features & FEATURE_RAM_MASK) {
397 case FEATURE_RAM_DDR2_32BIT:
398 features->ram_config = RAM_DDR2_32BIT_295MBPS;
Dirk Eibachb355f172015-10-28 11:46:32 +0100399 break;
400
Mario Six54ecad42019-03-29 10:18:15 +0100401 case FEATURE_RAM_DDR3_32BIT:
402 features->ram_config = RAM_DDR3_32BIT_590MBPS;
Dirk Eibachb355f172015-10-28 11:46:32 +0100403 break;
404
Mario Six54ecad42019-03-29 10:18:15 +0100405 case FEATURE_RAM_DDR3_48BIT:
406 features->ram_config = RAM_DDR3_48BIT_590MBPS;
Dirk Eibachb355f172015-10-28 11:46:32 +0100407 break;
Mario Six54ecad42019-03-29 10:18:15 +0100408 }
409
410 features->pcm_tx = raw_features & FEATURE_PCM_AUDIO_TX;
411 features->pcm_rx = raw_features & FEATURE_PCM_AUDIO_RX;
412#ifdef GDSYS_LEGACY_DRIVERS
413 features->spdif_tx = raw_extended_features & EXTENDED_FEATURE_SPDIF_AUDIO_TX;
414 features->spdif_rx = raw_extended_features & EXTENDED_FEATURE_SPDIF_AUDIO_RX;
415#endif
Dirk Eibachb355f172015-10-28 11:46:32 +0100416
Mario Six54ecad42019-03-29 10:18:15 +0100417 features->usb2 = raw_features & FEATURE_USB20;
418#ifdef GDSYS_LEGACY_DRIVERS
419 features->rs232 = raw_extended_features & EXTENDED_FEATURE_RS232;
420#endif
421
422 features->compression_type1 = false;
423 features->compression_type2 = false;
424 features->compression_type3 = false;
425 switch (raw_features & FEATURE_COMPRESSION_MASK) {
426 case FEATURE_COMPRESSION_TYPE1_TYPE2_TYPE3:
427 features->compression_type3 = true;
428 case FEATURE_COMPRESSION_TYPE1_TYPE2:
429 features->compression_type2 = true;
430 case FEATURE_COMPRESSION_TYPE1:
431 features->compression_type1 = true;
Dirk Eibachb355f172015-10-28 11:46:32 +0100432 break;
Mario Six54ecad42019-03-29 10:18:15 +0100433 }
Dirk Eibachb355f172015-10-28 11:46:32 +0100434
Mario Six54ecad42019-03-29 10:18:15 +0100435#ifdef GDSYS_LEGACY_DRIVERS
436 features->interlace = raw_extended_features & EXTENDED_FEATURE_INTERLACE;
437#endif
438 features->osd = raw_features & FEATURE_OSD;
439#ifdef GDSYS_LEGACY_DRIVERS
440 features->compression_pipes = raw_extended_features & EXTENDED_FEATURE_COMPRESSION_PIPES;
441#endif
442
443 return 0;
444}
445
Simon Glass4dcacfc2020-05-10 11:40:13 -0600446#include <linux/bitops.h>
Mario Six54ecad42019-03-29 10:18:15 +0100447#endif
448
449bool ioep_fpga_has_osd(unsigned int fpga)
450{
451 struct fpga_features features;
452
453 get_features(fpga, &features);
454
455 return features.osd;
456}
457
458void ioep_fpga_print_info(unsigned int fpga)
459{
460 u16 fpga_version;
461 struct fpga_versions versions;
462 struct fpga_features features;
463
464 FPGA_GET_REG(fpga, fpga_version, &fpga_version);
465 get_versions(fpga, &versions);
466 get_features(fpga, &features);
467
468 if (versions.video_channel)
469 printf("Videochannel");
470 else
471 printf("Mainchannel");
472
473 if (versions.con_side)
474 printf(" User");
475 else
476 printf(" Server");
477
478// FIXME
479#if 0
480 if (versions & (1<<4))
481 printf(" UC");
482#endif
483
484 switch(versions.pcb_transmission_type) {
485 case PCB_CAT_1G:
486 case PCB_CAT_10G:
487 printf(" CAT");
488 break;
489 case PCB_FIBER_3G:
490 case PCB_FIBER_10G:
491 printf(" Fiber");
492 break;
493 };
494
495 switch (versions.pcb_video_type) {
496 case PCB_DVI_SL:
497 printf(" DVI,");
498 break;
499 case PCB_DP_165MPIX:
500 printf(" DP 165MPix/s,");
501 break;
502 case PCB_DP_300MPIX:
503 printf(" DP 300MPix/s,");
504 break;
505 case PCB_HDMI:
506 printf(" HDMI,");
507 break;
508 case PCB_DP_1_2:
509 printf(" DP 1.2,");
510 break;
511 case PCB_HDMI_2_0:
512 printf(" HDMI 2.0,");
Dirk Eibachb355f172015-10-28 11:46:32 +0100513 break;
514 }
515
Mario Six54ecad42019-03-29 10:18:15 +0100516 printf(" FPGA V %d.%02d\n features: ",
517 fpga_version / 100, fpga_version % 100);
518
519 if (!features.compression_type1 &&
520 !features.compression_type2 &&
521 !features.compression_type3)
522 printf("no compression, ");
523
524 if (features.compression_type1)
525 printf("type1, ");
526
527 if (features.compression_type2)
528 printf("type2, ");
529
530 if (features.compression_type3)
531 printf("type3, ");
532
533 printf("%sosd", features.osd ? "" : "no ");
534
535 if (features.pcm_rx && features.pcm_tx)
536 printf(", pcm rx+tx");
537 else if(features.pcm_rx)
538 printf(", pcm rx");
539 else if(features.pcm_tx)
540 printf(", pcm tx");
541
542 if (features.spdif_rx && features.spdif_tx)
543 printf(", spdif rx+tx");
544 else if(features.spdif_rx)
545 printf(", spdif rx");
546 else if(features.spdif_tx)
547 printf(", spdif tx");
548
Dirk Eibachb355f172015-10-28 11:46:32 +0100549 puts(",\n ");
550
Mario Six54ecad42019-03-29 10:18:15 +0100551 switch (features.sysclock) {
Dirk Eibachb355f172015-10-28 11:46:32 +0100552 case SYSCLK_147456:
553 printf("clock 147.456 MHz");
554 break;
Dirk Eibachb355f172015-10-28 11:46:32 +0100555 }
556
Mario Six54ecad42019-03-29 10:18:15 +0100557 switch (features.ram_config) {
558 case RAM_DDR2_32BIT_295MBPS:
Dirk Eibachb355f172015-10-28 11:46:32 +0100559 printf(", RAM 32 bit DDR2");
560 break;
Mario Six54ecad42019-03-29 10:18:15 +0100561 case RAM_DDR3_32BIT_590MBPS:
Dirk Eibachb355f172015-10-28 11:46:32 +0100562 printf(", RAM 32 bit DDR3");
563 break;
Mario Six54ecad42019-03-29 10:18:15 +0100564 case RAM_DDR3_48BIT_590MBPS:
565 case RAM_DDR3_48BIT_1800MBPS:
Dirk Eibach30d07bb2015-10-28 11:46:33 +0100566 printf(", RAM 48 bit DDR3");
567 break;
Mario Six54ecad42019-03-29 10:18:15 +0100568 case RAM_DDR3_64BIT_1800MBPS:
569 printf(", RAM 64 bit DDR3");
Dirk Eibachb355f172015-10-28 11:46:32 +0100570 break;
571 }
572
Mario Six54ecad42019-03-29 10:18:15 +0100573 printf(", %d carrier(s)", features.carriers);
574
575 switch(features.carrier_speed) {
576 case CARRIER_SPEED_1G:
577 printf(", 1Gbit/s");
578 break;
579 case CARRIER_SPEED_3G:
580 printf(", 3Gbit/s");
581 break;
582 case CARRIER_SPEED_10G:
583 printf(", 10Gbit/s");
584 break;
585 }
Dirk Eibachb355f172015-10-28 11:46:32 +0100586
Mario Six54ecad42019-03-29 10:18:15 +0100587 printf(", %d video channel(s)\n", features.video_channels);
Dirk Eibachb355f172015-10-28 11:46:32 +0100588}
Mario Six78510212019-03-29 10:18:10 +0100589
590#endif /* CONFIG_GDSYS_LEGACY_DRIVERS */