blob: 9b2d25a0118857b0e03ad5e260e52c090d44130c [file] [log] [blame]
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01001/*
2 * (C) Copyright 2006
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * mpc8349emds board configuration file
26 *
27 */
28
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010032/*
33 * High Level Configuration Options
34 */
35#define CONFIG_E300 1 /* E300 Family */
Peter Tyser62e73982009-05-22 17:23:24 -050036#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser72f2d392009-05-22 17:23:25 -050037#define CONFIG_MPC834x 1 /* MPC834x family */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010038#define CONFIG_MPC8349 1 /* MPC8349 specific */
39#define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
40
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010041#define PCI_66M
42#ifdef PCI_66M
43#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
44#else
45#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
46#endif
47
Ira W. Snyder4adfd022008-08-22 11:00:15 -070048#ifdef CONFIG_PCISLAVE
49#define CONFIG_PCI
50#define CONFIG_83XX_PCICLK 66666666 /* in Hz */
51#endif /* CONFIG_PCISLAVE */
52
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010053#ifndef CONFIG_SYS_CLK_FREQ
54#ifdef PCI_66M
55#define CONFIG_SYS_CLK_FREQ 66000000
Kumar Gala4c7efd82006-04-20 13:45:32 -050056#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010057#else
58#define CONFIG_SYS_CLK_FREQ 33000000
Kumar Gala4c7efd82006-04-20 13:45:32 -050059#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010060#endif
61#endif
62
63#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
64
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_IMMR 0xE0000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010066
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
68#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
69#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010070
71/*
72 * DDR Setup
73 */
Xie Xiaobo800b7532007-02-14 18:26:44 +080074#define CONFIG_DDR_ECC /* support DDR ECC function */
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +010075#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010076#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
77
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010078/*
79 * 32-bit data path mode.
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020080 *
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010081 * Please note that using this mode for devices with the real density of 64-bit
82 * effectively reduces the amount of available memory due to the effect of
83 * wrapping around while translating address to row/columns, for example in the
84 * 256MB module the upper 128MB get aliased with contents of the lower
85 * 128MB); normally this define should be used for devices with real 32-bit
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020086 * data path.
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010087 */
88#undef CONFIG_DDR_32BIT
89
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
91#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
92#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
93#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
Xie Xiaobo800b7532007-02-14 18:26:44 +080094 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010095#undef CONFIG_DDR_2T_TIMING
96
Xie Xiaobo800b7532007-02-14 18:26:44 +080097/*
98 * DDRCDR - DDR Control Driver Register
99 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobo800b7532007-02-14 18:26:44 +0800101
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100102#if defined(CONFIG_SPD_EEPROM)
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100103/*
104 * Determine DDR configuration from I2C interface.
105 */
106#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
107#else
108/*
109 * Manually set up DDR parameters
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobo800b7532007-02-14 18:26:44 +0800112#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_DDRCDR 0x80080001
114#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
115#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
116#define CONFIG_SYS_DDR_TIMING_0 0x00220802
117#define CONFIG_SYS_DDR_TIMING_1 0x38357322
118#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
119#define CONFIG_SYS_DDR_TIMING_3 0x00000000
120#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
121#define CONFIG_SYS_DDR_MODE 0x47d00432
122#define CONFIG_SYS_DDR_MODE2 0x8000c000
123#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
124#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
125#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobo800b7532007-02-14 18:26:44 +0800126#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
128#define CONFIG_SYS_DDR_TIMING_1 0x36332321
129#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
130#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
131#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100132
133#if defined(CONFIG_DDR_32BIT)
134/* set burst length to 8 for 32-bit data path */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100136#else
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100137/* the default burst length is 4 - for 64-bit data path */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100139#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100140#endif
Xie Xiaobo800b7532007-02-14 18:26:44 +0800141#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100142
143/*
144 * SDRAM on the Local Bus
145 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
147#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100148
149/*
150 * FLASH on the Local Bus
151 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200153#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
155#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
156#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
157/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \
Xie Xiaobo800b7532007-02-14 18:26:44 +0800160 (2 << BR_PS_SHIFT) | /* 16 bit port size */ \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100161 BR_V) /* valid */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
Anton Vorontsova6c0c072008-05-29 18:14:56 +0400163 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
Xie Xiaobo800b7532007-02-14 18:26:44 +0800164 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */
166#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32 MB window size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
169#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#undef CONFIG_SYS_FLASH_CHECKSUM
172#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
173#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
178#define CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100179#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#undef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100181#endif
182
183/*
184 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_BCSR 0xE2400000
187#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */
188#define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
189#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR|0x00000801) /* Port-size=8bit, MSEL=GPCM */
190#define CONFIG_SYS_OR1_PRELIM 0xFFFFE8F0 /* length 32K */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_INIT_RAM_LOCK 1
193#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
194#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
197#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
198#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100199
Kim Phillipsc1180842009-07-07 18:04:21 -0500200#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100202
203/*
204 * Local Bus LCRR and LBCR regs
205 * LCRR: DLL bypass, Clock divider is 4
206 * External Local Bus rate is
207 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
208 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
210#define CONFIG_SYS_LBC_LBCR 0x00000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100211
Xie Xiaobo800b7532007-02-14 18:26:44 +0800212/*
213 * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214 * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
Xie Xiaobo800b7532007-02-14 18:26:44 +0800215 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#undef CONFIG_SYS_LB_SDRAM
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#ifdef CONFIG_SYS_LB_SDRAM
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100219/* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
220/*
221 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100223 *
224 * For BR2, need:
225 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
226 * port-size = 32-bits = BR2[19:20] = 11
227 * no parity checking = BR2[21:22] = 00
228 * SDRAM for MSEL = BR2[24:26] = 011
229 * Valid = BR[31] = 1
230 *
231 * 0 4 8 12 16 20 24 28
232 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
233 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100235 * FIXME: the top 17 bits of BR2.
236 */
237
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
239#define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000
240#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100241
242/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100244 *
245 * For OR2, need:
246 * 64MB mask for AM, OR2[0:7] = 1111 1100
247 * XAM, OR2[17:18] = 11
248 * 9 columns OR2[19-21] = 010
249 * 13 rows OR2[23-25] = 100
250 * EAD set for extra time OR[31] = 1
251 *
252 * 0 4 8 12 16 20 24 28
253 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
254 */
255
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_OR2_PRELIM 0xFC006901
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100257
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
259#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100260
Kumar Galaac05b5e2009-03-26 01:34:39 -0500261#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFEN \
262 | LSDMR_BSMA1516 \
263 | LSDMR_RFCR8 \
264 | LSDMR_PRETOACT6 \
265 | LSDMR_ACTTORW3 \
266 | LSDMR_BL8 \
267 | LSDMR_WRC3 \
268 | LSDMR_CL3 \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100269 )
270
271/*
272 * SDRAM Controller configuration sequence.
273 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500274#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
275#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
276#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
277#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
278#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100279#endif
280
281/*
282 * Serial Port
283 */
284#define CONFIG_CONS_INDEX 1
285#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_NS16550
287#define CONFIG_SYS_NS16550_SERIAL
288#define CONFIG_SYS_NS16550_REG_SIZE 1
289#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100290
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_BAUDRATE_TABLE \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100292 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
293
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
295#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100296
Kim Phillipsf3c14782007-02-27 18:41:08 -0600297#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100298/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_HUSH_PARSER
300#ifdef CONFIG_SYS_HUSH_PARSER
301#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100302#endif
303
Kim Phillips774e1b52006-11-01 00:10:40 -0600304/* pass open firmware flat tree */
Kim Phillipsc8454492007-08-15 22:30:39 -0500305#define CONFIG_OF_LIBFDT 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600306#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600307#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600308
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100309/* I2C */
310#define CONFIG_HARD_I2C /* I2C with hardware support*/
311#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Timur Tabiab347542006-11-03 19:15:00 -0600312#define CONFIG_FSL_I2C
Ben Warren3719a122006-09-07 16:51:04 -0400313#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
315#define CONFIG_SYS_I2C_SLAVE 0x7F
316#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
317#define CONFIG_SYS_I2C_OFFSET 0x3000
318#define CONFIG_SYS_I2C2_OFFSET 0x3100
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100319
Ben Warren81362c12008-01-16 22:37:42 -0500320/* SPI */
Ben Warren37531402008-01-26 23:41:19 -0500321#define CONFIG_MPC8XXX_SPI
Ben Warren81362c12008-01-16 22:37:42 -0500322#undef CONFIG_SOFT_SPI /* SPI bit-banged */
Ben Warren81362c12008-01-16 22:37:42 -0500323
324/* GPIOs. Used as SPI chip selects */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_GPIO1_PRELIM
326#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
327#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
Ben Warren81362c12008-01-16 22:37:42 -0500328
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100329/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_TSEC1_OFFSET 0x24000
331#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
332#define CONFIG_SYS_TSEC2_OFFSET 0x25000
333#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100334
Kumar Gala4c7efd82006-04-20 13:45:32 -0500335/* USB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100337
338/*
339 * General PCI
340 * Addresses are mapped 1-1.
341 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
343#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
344#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
345#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
346#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
347#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
348#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
349#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
350#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100351
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
353#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
354#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
355#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
356#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
357#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
358#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
359#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
360#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100361
362#if defined(CONFIG_PCI)
363
Kumar Gala4c7efd82006-04-20 13:45:32 -0500364#define PCI_ONE_PCI1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100365#if defined(PCI_64BIT)
366#undef PCI_ALL_PCI1
367#undef PCI_TWO_PCI1
368#undef PCI_ONE_PCI1
369#endif
370
371#define CONFIG_NET_MULTI
372#define CONFIG_PCI_PNP /* do pci plug-and-play */
Ira W. Snyder0da3a3d2008-08-22 11:00:13 -0700373#define CONFIG_83XX_PCI_STREAMING
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100374
375#undef CONFIG_EEPRO100
376#undef CONFIG_TULIP
377
378#if !defined(CONFIG_PCI_PNP)
379 #define PCI_ENET0_IOADDR 0xFIXME
380 #define PCI_ENET0_MEMADDR 0xFIXME
Wolfgang Denka1be4762008-05-20 16:00:29 +0200381 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100382#endif
383
384#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100386
387#endif /* CONFIG_PCI */
388
389/*
390 * TSEC configuration
391 */
392#define CONFIG_TSEC_ENET /* TSEC ethernet support */
393
394#if defined(CONFIG_TSEC_ENET)
395#ifndef CONFIG_NET_MULTI
396#define CONFIG_NET_MULTI 1
397#endif
398
399#define CONFIG_GMII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500400#define CONFIG_TSEC1 1
401#define CONFIG_TSEC1_NAME "TSEC0"
402#define CONFIG_TSEC2 1
403#define CONFIG_TSEC2_NAME "TSEC1"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100404#define TSEC1_PHY_ADDR 0
405#define TSEC2_PHY_ADDR 1
406#define TSEC1_PHYIDX 0
407#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500408#define TSEC1_FLAGS TSEC_GIGABIT
409#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100410
411/* Options are: TSEC[0-1] */
412#define CONFIG_ETHPRIME "TSEC0"
413
414#endif /* CONFIG_TSEC_ENET */
415
416/*
417 * Configure on-board RTC
418 */
419#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100421
422/*
423 * Environment
424 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200425#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200426 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200428 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
429 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100430
431/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200432#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
433#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100434
435#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200436 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200437 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200438 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200439 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100440#endif
441
442#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100444
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500445
446/*
Jon Loeligered26c742007-07-10 09:10:49 -0500447 * BOOTP options
448 */
449#define CONFIG_BOOTP_BOOTFILESIZE
450#define CONFIG_BOOTP_BOOTPATH
451#define CONFIG_BOOTP_GATEWAY
452#define CONFIG_BOOTP_HOSTNAME
453
454
455/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500456 * Command line configuration.
457 */
458#include <config_cmd_default.h>
459
460#define CONFIG_CMD_PING
461#define CONFIG_CMD_I2C
462#define CONFIG_CMD_DATE
463#define CONFIG_CMD_MII
464
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100465#if defined(CONFIG_PCI)
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500466 #define CONFIG_CMD_PCI
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100467#endif
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500468
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200469#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500470 #undef CONFIG_CMD_SAVEENV
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500471 #undef CONFIG_CMD_LOADS
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100472#endif
473
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100474
475#undef CONFIG_WATCHDOG /* watchdog disabled */
476
477/*
478 * Miscellaneous configurable options
479 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200480#define CONFIG_SYS_LONGHELP /* undef to save memory */
481#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
482#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100483
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500484#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100486#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200487 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100488#endif
489
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
491#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
492#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
493#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100494
495/*
496 * For booting Linux, the board info and command line data
497 * have to be in the first 8 MB of memory, since this is
498 * the maximum mapped by the Linux kernel during initialization.
499 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200500#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100501
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100503
504#if 1 /*528/264*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200505#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100506 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
507 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500508 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100509 HRCWL_VCO_1X2 |\
510 HRCWL_CORE_TO_CSB_2X1)
511#elif 0 /*396/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200512#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100513 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
514 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500515 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100516 HRCWL_VCO_1X4 |\
517 HRCWL_CORE_TO_CSB_3X1)
518#elif 0 /*264/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200519#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100520 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
521 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500522 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100523 HRCWL_VCO_1X4 |\
524 HRCWL_CORE_TO_CSB_2X1)
525#elif 0 /*132/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200526#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100527 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
528 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500529 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100530 HRCWL_VCO_1X4 |\
531 HRCWL_CORE_TO_CSB_1X1)
532#elif 0 /*264/264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200533#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100534 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
535 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500536 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100537 HRCWL_VCO_1X4 |\
538 HRCWL_CORE_TO_CSB_1X1)
539#endif
540
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700541#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_HRCW_HIGH (\
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700543 HRCWH_PCI_AGENT |\
544 HRCWH_64_BIT_PCI |\
545 HRCWH_PCI1_ARBITER_DISABLE |\
546 HRCWH_PCI2_ARBITER_DISABLE |\
547 HRCWH_CORE_ENABLE |\
548 HRCWH_FROM_0X00000100 |\
549 HRCWH_BOOTSEQ_DISABLE |\
550 HRCWH_SW_WATCHDOG_DISABLE |\
551 HRCWH_ROM_LOC_LOCAL_16BIT |\
552 HRCWH_TSEC1M_IN_GMII |\
553 HRCWH_TSEC2M_IN_GMII )
554#else
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100555#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200556#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100557 HRCWH_PCI_HOST |\
558 HRCWH_64_BIT_PCI |\
559 HRCWH_PCI1_ARBITER_ENABLE |\
560 HRCWH_PCI2_ARBITER_DISABLE |\
561 HRCWH_CORE_ENABLE |\
562 HRCWH_FROM_0X00000100 |\
563 HRCWH_BOOTSEQ_DISABLE |\
564 HRCWH_SW_WATCHDOG_DISABLE |\
565 HRCWH_ROM_LOC_LOCAL_16BIT |\
566 HRCWH_TSEC1M_IN_GMII |\
567 HRCWH_TSEC2M_IN_GMII )
568#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200569#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100570 HRCWH_PCI_HOST |\
571 HRCWH_32_BIT_PCI |\
572 HRCWH_PCI1_ARBITER_ENABLE |\
573 HRCWH_PCI2_ARBITER_ENABLE |\
574 HRCWH_CORE_ENABLE |\
575 HRCWH_FROM_0X00000100 |\
576 HRCWH_BOOTSEQ_DISABLE |\
577 HRCWH_SW_WATCHDOG_DISABLE |\
578 HRCWH_ROM_LOC_LOCAL_16BIT |\
579 HRCWH_TSEC1M_IN_GMII |\
580 HRCWH_TSEC2M_IN_GMII )
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700581#endif /* PCI_64BIT */
582#endif /* CONFIG_PCISLAVE */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100583
Lee Nipper7e87e762008-04-25 15:44:45 -0500584/*
585 * System performance
586 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200587#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
588#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
589#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
590#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
591#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
592#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Lee Nipper7e87e762008-04-25 15:44:45 -0500593
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100594/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500595#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200596#define CONFIG_SYS_SICRL SICRL_LDP_A
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100597
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200598#define CONFIG_SYS_HID0_INIT 0x000000000
599#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100600
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200601/* #define CONFIG_SYS_HID0_FINAL (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100602 HID0_ENABLE_INSTRUCTION_CACHE |\
603 HID0_ENABLE_M_BIT |\
604 HID0_ENABLE_ADDRESS_BROADCAST ) */
605
606
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200607#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce03ea1be2008-05-08 19:02:12 -0500608#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100609
610/* DDR @ 0x00000000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200611#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
612#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100613
614/* PCI @ 0x80000000 */
615#ifdef CONFIG_PCI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200616#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
617#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
618#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
619#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100620#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200621#define CONFIG_SYS_IBAT1L (0)
622#define CONFIG_SYS_IBAT1U (0)
623#define CONFIG_SYS_IBAT2L (0)
624#define CONFIG_SYS_IBAT2U (0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100625#endif
626
Kumar Gala4c7efd82006-04-20 13:45:32 -0500627#ifdef CONFIG_MPC83XX_PCI2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200628#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
629#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
630#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
631#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
Kumar Gala4c7efd82006-04-20 13:45:32 -0500632#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200633#define CONFIG_SYS_IBAT3L (0)
634#define CONFIG_SYS_IBAT3U (0)
635#define CONFIG_SYS_IBAT4L (0)
636#define CONFIG_SYS_IBAT4U (0)
Kumar Gala4c7efd82006-04-20 13:45:32 -0500637#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100638
Kumar Gala4c7efd82006-04-20 13:45:32 -0500639/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200640#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
641#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100642
Kumar Gala4c7efd82006-04-20 13:45:32 -0500643/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Scott Wood7acde322009-03-31 17:49:36 -0500644#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
645 BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200646#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100647
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200648#define CONFIG_SYS_IBAT7L (0)
649#define CONFIG_SYS_IBAT7U (0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100650
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200651#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
652#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
653#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
654#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
655#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
656#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
657#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
658#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
659#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
660#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
661#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
662#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
663#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
664#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
665#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
666#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100667
668/*
669 * Internal Definitions
670 *
671 * Boot Flags
672 */
673#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
674#define BOOTFLAG_WARM 0x02 /* Software reboot */
675
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500676#if defined(CONFIG_CMD_KGDB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100677#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
678#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
679#endif
680
681/*
682 * Environment Configuration
683 */
684#define CONFIG_ENV_OVERWRITE
685
686#if defined(CONFIG_TSEC_ENET)
687#define CONFIG_ETHADDR 00:04:9f:ef:23:33
688#define CONFIG_HAS_ETH1
Andy Fleming458c3892007-08-16 16:35:02 -0500689#define CONFIG_HAS_ETH0
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100690#define CONFIG_ETH1ADDR 00:E0:0C:00:7E:21
691#endif
692
Kim Phillips774e1b52006-11-01 00:10:40 -0600693#define CONFIG_IPADDR 192.168.1.253
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100694
695#define CONFIG_HOSTNAME mpc8349emds
Kim Phillips774e1b52006-11-01 00:10:40 -0600696#define CONFIG_ROOTPATH /nfsroot/rootfs
697#define CONFIG_BOOTFILE uImage
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100698
699#define CONFIG_SERVERIP 192.168.1.1
700#define CONFIG_GATEWAYIP 192.168.1.1
701#define CONFIG_NETMASK 255.255.255.0
702
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500703#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100704
705#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
706#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
707
708#define CONFIG_BAUDRATE 115200
709
710#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100711 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100712 "echo"
713
714#define CONFIG_EXTRA_ENV_SETTINGS \
715 "netdev=eth0\0" \
716 "hostname=mpc8349emds\0" \
717 "nfsargs=setenv bootargs root=/dev/nfs rw " \
718 "nfsroot=${serverip}:${rootpath}\0" \
719 "ramargs=setenv bootargs root=/dev/ram rw\0" \
720 "addip=setenv bootargs ${bootargs} " \
721 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
722 ":${hostname}:${netdev}:off panic=1\0" \
723 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
724 "flash_nfs=run nfsargs addip addtty;" \
725 "bootm ${kernel_addr}\0" \
726 "flash_self=run ramargs addip addtty;" \
727 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
728 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
729 "bootm\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100730 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
731 "update=protect off fe000000 fe03ffff; " \
732 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100733 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500734 "fdtaddr=780000\0" \
Kim Phillipsb1b40d82009-08-26 21:25:46 -0500735 "fdtfile=mpc834x_mds.dtb\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100736 ""
737
Kim Phillips774e1b52006-11-01 00:10:40 -0600738#define CONFIG_NFSBOOTCOMMAND \
739 "setenv bootargs root=/dev/nfs rw " \
740 "nfsroot=$serverip:$rootpath " \
741 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
742 "console=$consoledev,$baudrate $othbootargs;" \
743 "tftp $loadaddr $bootfile;" \
744 "tftp $fdtaddr $fdtfile;" \
745 "bootm $loadaddr - $fdtaddr"
746
747#define CONFIG_RAMBOOTCOMMAND \
748 "setenv bootargs root=/dev/ram rw " \
749 "console=$consoledev,$baudrate $othbootargs;" \
750 "tftp $ramdiskaddr $ramdiskfile;" \
751 "tftp $loadaddr $bootfile;" \
752 "tftp $fdtaddr $fdtfile;" \
753 "bootm $loadaddr $ramdiskaddr $fdtaddr"
754
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100755#define CONFIG_BOOTCOMMAND "run flash_self"
756
757#endif /* __CONFIG_H */