blob: b00306f1b3de5ae508e93be391172e226c7b3810 [file] [log] [blame]
Kim Phillipsb22fc902007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillipsb22fc902007-07-25 19:25:33 -050012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
Peter Tyser72f2d392009-05-22 17:23:25 -050017#define CONFIG_MPC832x 1 /* MPC832x CPU specific */
Kim Phillipsb22fc902007-07-25 19:25:33 -050018
Kim Phillipsb22fc902007-07-25 19:25:33 -050019/*
20 * System Clock Setup
21 */
22#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
23
24#ifndef CONFIG_SYS_CLK_FREQ
25#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
26#endif
27
28/*
29 * Hardware Reset Configuration Word
30 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020031#define CONFIG_SYS_HRCW_LOW (\
Kim Phillipsb22fc902007-07-25 19:25:33 -050032 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
33 HRCWL_DDR_TO_SCB_CLK_2X1 |\
34 HRCWL_VCO_1X2 |\
35 HRCWL_CSB_TO_CLKIN_2X1 |\
36 HRCWL_CORE_TO_CSB_2_5X1 |\
37 HRCWL_CE_PLL_VCO_DIV_2 |\
38 HRCWL_CE_PLL_DIV_1X1 |\
39 HRCWL_CE_TO_PLL_1X3)
40
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillipsb22fc902007-07-25 19:25:33 -050042 HRCWH_PCI_HOST |\
43 HRCWH_PCI1_ARBITER_ENABLE |\
44 HRCWH_CORE_ENABLE |\
45 HRCWH_FROM_0X00000100 |\
46 HRCWH_BOOTSEQ_DISABLE |\
47 HRCWH_SW_WATCHDOG_DISABLE |\
48 HRCWH_ROM_LOC_LOCAL_16BIT |\
49 HRCWH_BIG_ENDIAN |\
50 HRCWH_LALE_NORMAL)
51
52/*
53 * System IO Config
54 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_SICRL 0x00000000
Kim Phillipsb22fc902007-07-25 19:25:33 -050056
Kim Phillipsb22fc902007-07-25 19:25:33 -050057/*
58 * IMMR new address
59 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillipsb22fc902007-07-25 19:25:33 -050061
62/*
Michael Barkowski06e2e192008-03-20 13:15:34 -040063 * System performance
64 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershbergerb228f332011-10-11 23:57:12 -050066#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
67/* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
68#define CONFIG_SYS_SPCR_OPT 1
Michael Barkowski06e2e192008-03-20 13:15:34 -040069
70/*
Kim Phillipsb22fc902007-07-25 19:25:33 -050071 * DDR Setup
72 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050073#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
74#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Kim Phillipsb22fc902007-07-25 19:25:33 -050076
77#undef CONFIG_SPD_EEPROM
78#if defined(CONFIG_SPD_EEPROM)
79/* Determine DDR configuration from I2C interface
80 */
81#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
82#else
83/* Manually set up DDR parameters
84 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050085#define CONFIG_SYS_DDR_SIZE 64 /* MB */
86#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergerb228f332011-10-11 23:57:12 -050087 | CSCONFIG_ROW_BIT_13 \
88 | CSCONFIG_COL_BIT_9)
Michael Barkowski06e2e192008-03-20 13:15:34 -040089 /* 0x80010101 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050090#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
91 | (0 << TIMING_CFG0_WRT_SHIFT) \
92 | (0 << TIMING_CFG0_RRT_SHIFT) \
93 | (0 << TIMING_CFG0_WWT_SHIFT) \
94 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
95 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
96 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
97 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Michael Barkowski33e32c42008-03-20 13:15:28 -040098 /* 0x00220802 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050099#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
100 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
101 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
102 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
103 | (3 << TIMING_CFG1_REFREC_SHIFT) \
104 | (2 << TIMING_CFG1_WRREC_SHIFT) \
105 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
106 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Michael Barkowski06e2e192008-03-20 13:15:34 -0400107 /* 0x26253222 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500108#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
109 | (31 << TIMING_CFG2_CPO_SHIFT) \
110 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
111 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
112 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
113 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
114 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Michael Barkowski06e2e192008-03-20 13:15:34 -0400115 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDR_TIMING_3 0x00000000
117#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowski33e32c42008-03-20 13:15:28 -0400118 /* 0x02000000 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500119#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
120 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Michael Barkowski06e2e192008-03-20 13:15:34 -0400121 /* 0x44480232 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500122#define CONFIG_SYS_DDR_MODE2 0x8000c000
123#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
124 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Michael Barkowski33e32c42008-03-20 13:15:28 -0400125 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
Joe Hershbergerb228f332011-10-11 23:57:12 -0500127#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Michael Barkowski33e32c42008-03-20 13:15:28 -0400128 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500129 | SDRAM_CFG_32_BE)
Michael Barkowski33e32c42008-03-20 13:15:28 -0400130 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500132#endif
133
134/*
135 * Memory test
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
138#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
139#define CONFIG_SYS_MEMTEST_END 0x03f00000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500140
141/*
142 * The reserved memory
143 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200144#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
147#define CONFIG_SYS_RAMBOOT
Kim Phillipsb22fc902007-07-25 19:25:33 -0500148#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#undef CONFIG_SYS_RAMBOOT
Kim Phillipsb22fc902007-07-25 19:25:33 -0500150#endif
151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800153#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500154#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500155
156/*
157 * Initial RAM Base Address Setup
158 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerb228f332011-10-11 23:57:12 -0500160#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
161#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
162#define CONFIG_SYS_GBL_DATA_OFFSET \
163 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500164
165/*
166 * Local Bus Configuration & Clock Setup
167 */
Kim Phillips328040a2009-09-25 18:19:44 -0500168#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
169#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_LBC_LBCR 0x00000000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500171
172/*
173 * FLASH on the Local Bus
174 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200176#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500177#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500179#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500180
Joe Hershbergerb228f332011-10-11 23:57:12 -0500181 /* Window base at flash base */
182#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500183#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500184
Joe Hershbergerb228f332011-10-11 23:57:12 -0500185#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500186 | BR_PS_16 /* 16 bit port */ \
187 | BR_MS_GPCM /* MSEL = GPCM */ \
188 | BR_V) /* valid */
189#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
190 | OR_GPCM_XAM \
191 | OR_GPCM_CSNT \
192 | OR_GPCM_ACS_DIV2 \
193 | OR_GPCM_XACS \
194 | OR_GPCM_SCY_15 \
195 | OR_GPCM_TRLX_SET \
196 | OR_GPCM_EHTR_SET \
197 | OR_GPCM_EAD)
198 /* 0xFE006FF7 */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500199
Joe Hershbergerb228f332011-10-11 23:57:12 -0500200#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
201#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500202
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillipsb22fc902007-07-25 19:25:33 -0500204
205/*
Kim Phillipsb22fc902007-07-25 19:25:33 -0500206 * Serial Port
207 */
208#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_NS16550_SERIAL
210#define CONFIG_SYS_NS16550_REG_SIZE 1
211#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500214 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillipsb22fc902007-07-25 19:25:33 -0500215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
217#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500218
Kim Phillipsb22fc902007-07-25 19:25:33 -0500219/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200220#define CONFIG_SYS_I2C
221#define CONFIG_SYS_I2C_FSL
222#define CONFIG_SYS_FSL_I2C_SPEED 400000
223#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
224#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
225#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillipsb22fc902007-07-25 19:25:33 -0500226
227/*
Michael Barkowski57772542008-03-20 13:15:39 -0400228 * Config on-board EEPROM
Kim Phillipsb22fc902007-07-25 19:25:33 -0500229 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
231#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
232#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
233#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillipsb22fc902007-07-25 19:25:33 -0500234
235/*
236 * General PCI
237 * Addresses are mapped 1-1.
238 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
240#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
241#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
242#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
243#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
244#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
245#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
246#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
247#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500248
249#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000250#define CONFIG_PCI_INDIRECT_BRIDGE
Michael Barkowski8893fcb2008-03-28 15:15:38 -0400251#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillipsb22fc902007-07-25 19:25:33 -0500252
253#undef CONFIG_EEPRO100
254#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500256
257#endif /* CONFIG_PCI */
258
Kim Phillipsb22fc902007-07-25 19:25:33 -0500259/*
260 * QE UEC ethernet configuration
261 */
262#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500263#define CONFIG_ETHPRIME "UEC0"
Kim Phillipsb22fc902007-07-25 19:25:33 -0500264
265#define CONFIG_UEC_ETH1 /* ETH3 */
266
267#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
269#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
270#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
271#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
272#define CONFIG_SYS_UEC1_PHY_ADDR 4
Andy Fleming7832a462011-04-13 00:37:12 -0500273#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100274#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillipsb22fc902007-07-25 19:25:33 -0500275#endif
276
277#define CONFIG_UEC_ETH2 /* ETH4 */
278
279#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
281#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
282#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
283#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
284#define CONFIG_SYS_UEC2_PHY_ADDR 0
Andy Fleming7832a462011-04-13 00:37:12 -0500285#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100286#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillipsb22fc902007-07-25 19:25:33 -0500287#endif
288
289/*
290 * Environment
291 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#ifndef CONFIG_SYS_RAMBOOT
Joe Hershbergerb228f332011-10-11 23:57:12 -0500293 #define CONFIG_ENV_ADDR \
294 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200295 #define CONFIG_ENV_SECT_SIZE 0x20000
296 #define CONFIG_ENV_SIZE 0x2000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500297#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200299 #define CONFIG_ENV_SIZE 0x2000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500300#endif
301
302#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500304
305/*
306 * BOOTP options
307 */
308#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillipsb22fc902007-07-25 19:25:33 -0500309
310/*
311 * Command line configuration.
312 */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500313
Kim Phillipsb22fc902007-07-25 19:25:33 -0500314#undef CONFIG_WATCHDOG /* watchdog disabled */
315
316/*
317 * Miscellaneous configurable options
318 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500319#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500320
Kim Phillipsb22fc902007-07-25 19:25:33 -0500321/*
322 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700323 * have to be in the first 256 MB of memory, since this is
Kim Phillipsb22fc902007-07-25 19:25:33 -0500324 * the maximum mapped by the Linux kernel during initialization.
325 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500326 /* Initial Memory map for Linux */
327#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800328#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500329
330/*
331 * Core HID Setup
332 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500333#define CONFIG_SYS_HID0_INIT 0x000000000
334#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
335 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillipsb22fc902007-07-25 19:25:33 -0500337
338/*
Kim Phillipsb22fc902007-07-25 19:25:33 -0500339 * MMU Setup
340 */
Becky Bruce03ea1be2008-05-08 19:02:12 -0500341#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500342
343/* DDR: cache cacheable */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500344#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500345 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500346 | BATL_MEMCOHERENCE)
347#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
348 | BATU_BL_256M \
349 | BATU_VS \
350 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
352#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500353
354/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500355#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500356 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500357 | BATL_CACHEINHIBIT \
358 | BATL_GUARDEDSTORAGE)
359#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
360 | BATU_BL_4M \
361 | BATU_VS \
362 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
364#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500365
366/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500367#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500368 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500369 | BATL_MEMCOHERENCE)
370#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
371 | BATU_BL_32M \
372 | BATU_VS \
373 | BATU_VP)
374#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500375 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500376 | BATL_CACHEINHIBIT \
377 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500379
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#define CONFIG_SYS_IBAT3L (0)
381#define CONFIG_SYS_IBAT3U (0)
382#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
383#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500384
385/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500386#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershbergerb228f332011-10-11 23:57:12 -0500387#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \
388 | BATU_BL_128K \
389 | BATU_VS \
390 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
392#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500393
394#ifdef CONFIG_PCI
395/* PCI MEM space: cacheable */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500396#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500397 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500398 | BATL_MEMCOHERENCE)
399#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS \
400 | BATU_BL_256M \
401 | BATU_VS \
402 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
404#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500405/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500406#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500407 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500408 | BATL_CACHEINHIBIT \
409 | BATL_GUARDEDSTORAGE)
410#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS \
411 | BATU_BL_256M \
412 | BATU_VS \
413 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
415#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500416#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_IBAT5L (0)
418#define CONFIG_SYS_IBAT5U (0)
419#define CONFIG_SYS_IBAT6L (0)
420#define CONFIG_SYS_IBAT6U (0)
421#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
422#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
423#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
424#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500425#endif
426
427/* Nothing in BAT7 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_IBAT7L (0)
429#define CONFIG_SYS_IBAT7U (0)
430#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
431#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500432
Kim Phillipsb22fc902007-07-25 19:25:33 -0500433#if (CONFIG_CMD_KGDB)
434#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500435#endif
436
437/*
438 * Environment Configuration
439 */
440#define CONFIG_ENV_OVERWRITE
441
Joe Hershbergerb228f332011-10-11 23:57:12 -0500442#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
443#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500444
Joe Hershbergerb228f332011-10-11 23:57:12 -0500445/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
446 * (see CONFIG_SYS_I2C_EEPROM) */
447 /* MAC address offset in I2C EEPROM */
448#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
Michael Barkowskie6c56b62008-03-27 14:34:43 -0400449
Joe Hershbergerb228f332011-10-11 23:57:12 -0500450#define CONFIG_NETDEV "eth1"
Kim Phillipsb22fc902007-07-25 19:25:33 -0500451
452#define CONFIG_HOSTNAME mpc8323erdb
Joe Hershberger257ff782011-10-13 13:03:47 +0000453#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000454#define CONFIG_BOOTFILE "uImage"
Joe Hershbergerb228f332011-10-11 23:57:12 -0500455 /* U-Boot image on TFTP server */
456#define CONFIG_UBOOTPATH "u-boot.bin"
457#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
458#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Kim Phillipsb22fc902007-07-25 19:25:33 -0500459
Joe Hershbergerb228f332011-10-11 23:57:12 -0500460 /* default location for tftp and bootm */
461#define CONFIG_LOADADDR 800000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500462
Kim Phillipsb22fc902007-07-25 19:25:33 -0500463#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500464 "netdev=" CONFIG_NETDEV "\0" \
465 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillipsb22fc902007-07-25 19:25:33 -0500466 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200467 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
468 " +$filesize; " \
469 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
470 " +$filesize; " \
471 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
472 " $filesize; " \
473 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
474 " +$filesize; " \
475 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
476 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500477 "fdtaddr=780000\0" \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500478 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillipsb22fc902007-07-25 19:25:33 -0500479 "ramdiskaddr=1000000\0" \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500480 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillipsb22fc902007-07-25 19:25:33 -0500481 "console=ttyS0\0" \
482 "setbootargs=setenv bootargs " \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500483 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
Kim Phillipsb22fc902007-07-25 19:25:33 -0500484 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500485 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
486 "$netdev:off "\
Kim Phillipsb22fc902007-07-25 19:25:33 -0500487 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
488
489#define CONFIG_NFSBOOTCOMMAND \
490 "setenv rootdev /dev/nfs;" \
491 "run setbootargs;" \
492 "run setipargs;" \
493 "tftp $loadaddr $bootfile;" \
494 "tftp $fdtaddr $fdtfile;" \
495 "bootm $loadaddr - $fdtaddr"
496
497#define CONFIG_RAMBOOTCOMMAND \
498 "setenv rootdev /dev/ram;" \
499 "run setbootargs;" \
500 "tftp $ramdiskaddr $ramdiskfile;" \
501 "tftp $loadaddr $bootfile;" \
502 "tftp $fdtaddr $fdtfile;" \
503 "bootm $loadaddr $ramdiskaddr $fdtaddr"
504
Kim Phillipsb22fc902007-07-25 19:25:33 -0500505#endif /* __CONFIG_H */