blob: eb9420e57a8d4b8e219d27843404d3647481346c [file] [log] [blame]
wdenkaffae2b2002-08-17 09:36:01 +00001/*
2 * linux/arch/ppc/kernel/traps.c
3 *
4 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
5 *
6 * Modified by Cort Dougan (cort@cs.nmt.edu)
7 * and Paul Mackerras (paulus@cs.anu.edu.au)
8 *
9 * (C) Copyright 2000
10 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31/*
32 * This file handles the architecture-dependent parts of hardware exceptions
33 */
34
35#include <common.h>
36#include <command.h>
37#include <asm/processor.h>
38
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +020039DECLARE_GLOBAL_DATA_PTR;
40
wdenkaffae2b2002-08-17 09:36:01 +000041#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
42int (*debugger_exception_handler)(struct pt_regs *) = 0;
43#endif
44
45/* Returns 0 if exception not found and fixup otherwise. */
46extern unsigned long search_exception_table(unsigned long);
47
48/* THIS NEEDS CHANGING to use the board info structure.
49 */
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +020050#define END_OF_MEM (gd->bd->bi_memstart + gd->bd->bi_memsize)
wdenkaffae2b2002-08-17 09:36:01 +000051
52static __inline__ void set_tsr(unsigned long val)
53{
54#if defined(CONFIG_440)
55 asm volatile("mtspr 0x150, %0" : : "r" (val));
56#else
57 asm volatile("mttsr %0" : : "r" (val));
58#endif
59}
60
61static __inline__ unsigned long get_esr(void)
62{
63 unsigned long val;
64
65#if defined(CONFIG_440)
66 asm volatile("mfspr %0, 0x03e" : "=r" (val) :);
67#else
68 asm volatile("mfesr %0" : "=r" (val) :);
69#endif
70 return val;
71}
72
73#define ESR_MCI 0x80000000
74#define ESR_PIL 0x08000000
75#define ESR_PPR 0x04000000
76#define ESR_PTR 0x02000000
77#define ESR_DST 0x00800000
78#define ESR_DIZ 0x00400000
79#define ESR_U0F 0x00008000
80
81#if (CONFIG_COMMANDS & CFG_CMD_BEDBUG)
82extern void do_bedbug_breakpoint(struct pt_regs *);
83#endif
84
85/*
86 * Trap & Exception support
87 */
88
89void
90print_backtrace(unsigned long *sp)
91{
Wolfgang Denk09675ef2007-06-20 18:14:24 +020092 int cnt = 0;
93 unsigned long i;
wdenkaffae2b2002-08-17 09:36:01 +000094
Wolfgang Denk09675ef2007-06-20 18:14:24 +020095 printf("Call backtrace: ");
96 while (sp) {
97 if ((uint)sp > END_OF_MEM)
98 break;
wdenkaffae2b2002-08-17 09:36:01 +000099
Wolfgang Denk09675ef2007-06-20 18:14:24 +0200100 i = sp[1];
101 if (cnt++ % 7 == 0)
102 printf("\n");
103 printf("%08lX ", i);
104 if (cnt > 32) break;
105 sp = (unsigned long *)*sp;
106 }
107 printf("\n");
wdenkaffae2b2002-08-17 09:36:01 +0000108}
109
110void show_regs(struct pt_regs * regs)
111{
112 int i;
113
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200114 printf("NIP: %08lX XER: %08lX LR: %08lX REGS: %p TRAP: %04lx DEAR: %08lX\n",
wdenkaffae2b2002-08-17 09:36:01 +0000115 regs->nip, regs->xer, regs->link, regs, regs->trap, regs->dar);
116 printf("MSR: %08lx EE: %01x PR: %01x FP: %01x ME: %01x IR/DR: %01x%01x\n",
117 regs->msr, regs->msr&MSR_EE ? 1 : 0, regs->msr&MSR_PR ? 1 : 0,
118 regs->msr & MSR_FP ? 1 : 0,regs->msr&MSR_ME ? 1 : 0,
119 regs->msr&MSR_IR ? 1 : 0,
120 regs->msr&MSR_DR ? 1 : 0);
121
122 printf("\n");
123 for (i = 0; i < 32; i++) {
Wolfgang Denk09675ef2007-06-20 18:14:24 +0200124 if ((i % 8) == 0) {
wdenkaffae2b2002-08-17 09:36:01 +0000125 printf("GPR%02d: ", i);
126 }
127
128 printf("%08lX ", regs->gpr[i]);
Wolfgang Denk09675ef2007-06-20 18:14:24 +0200129 if ((i % 8) == 7) {
wdenkaffae2b2002-08-17 09:36:01 +0000130 printf("\n");
131 }
132 }
133}
134
135
136void
137_exception(int signr, struct pt_regs *regs)
138{
139 show_regs(regs);
140 print_backtrace((unsigned long *)regs->gpr[1]);
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200141 panic("Exception");
wdenkaffae2b2002-08-17 09:36:01 +0000142}
143
144void
145MachineCheckException(struct pt_regs *regs)
146{
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200147 unsigned long fixup, val;
Niklaus Giger36e0f3a2007-06-25 17:03:13 +0200148#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
149 u32 value2;
150#endif
Wolfgang Denk09675ef2007-06-20 18:14:24 +0200151
wdenkaffae2b2002-08-17 09:36:01 +0000152 /* Probing PCI using config cycles cause this exception
153 * when a device is not present. Catch it and return to
154 * the PCI exception handler.
155 */
156 if ((fixup = search_exception_table(regs->nip)) != 0) {
157 regs->nip = fixup;
158 return;
159 }
160
161#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
162 if (debugger_exception_handler && (*debugger_exception_handler)(regs))
163 return;
164#endif
165
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200166 printf("Machine Check Exception.\n");
wdenkaffae2b2002-08-17 09:36:01 +0000167 printf("Caused by (from msr): ");
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200168 printf("regs %p ", regs);
169
170 val = get_esr();
171
172#if !defined(CONFIG_440)
173 if (val& ESR_IMCP) {
174 printf("Instruction");
175 mtspr(ESR, val & ~ESR_IMCP);
Wolfgang Denk09675ef2007-06-20 18:14:24 +0200176 } else {
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200177 printf("Data");
Wolfgang Denk09675ef2007-06-20 18:14:24 +0200178 }
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200179 printf(" machine check.\n");
180
181#elif defined(CONFIG_440)
182 if (val& ESR_IMCP){
183 printf("Instruction Synchronous Machine Check exception\n");
184 mtspr(SPRN_ESR, val & ~ESR_IMCP);
Wolfgang Denk09675ef2007-06-20 18:14:24 +0200185 } else {
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200186 val = mfspr(MCSR);
187 if (val & MCSR_IB)
188 printf("Instruction Read PLB Error\n");
189 if (val & MCSR_DRB)
190 printf("Data Read PLB Error\n");
191 if (val & MCSR_DWB)
192 printf("Data Write PLB Error\n");
193 if (val & MCSR_TLBP)
194 printf("TLB Parity Error\n");
195 if (val & MCSR_ICP){
196 /*flush_instruction_cache(); */
197 printf("I-Cache Parity Error\n");
198 }
199 if (val & MCSR_DCSP)
200 printf("D-Cache Search Parity Error\n");
201 if (val & MCSR_DCFP)
202 printf("D-Cache Flush Parity Error\n");
203 if (val & MCSR_IMPE)
204 printf("Machine Check exception is imprecise\n");
205
206 /* Clear MCSR */
207 mtspr(SPRN_MCSR, val);
wdenkaffae2b2002-08-17 09:36:01 +0000208 }
Niklaus Giger36e0f3a2007-06-25 17:03:13 +0200209#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
210 mfsdram(DDR0_00, val) ;
211 printf("DDR0: DDR0_00 %p\n", val);
212 val = (val >> 16) & 0xff;
213 if (val & 0x80)
214 printf("DDR0: At least one interrupt active\n");
215 if (val & 0x40)
216 printf("DDR0: DRAM initialization complete.\n");
217 if (val & 0x20)
218 printf("DDR0: Multiple uncorrectable ECC events.\n");
219 if (val & 0x10)
220 printf("DDR0: Single uncorrectable ECC event.\n");
221 if (val & 0x08)
222 printf("DDR0: Multiple correctable ECC events.\n");
223 if (val & 0x04)
224 printf("DDR0: Single correctable ECC event.\n");
225 if (val & 0x02)
226 printf("Multiple accesses outside the defined"
227 " physical memory space detected\n");
228 if (val & 0x01)
229 printf("DDR0: Single access outside the defined"
230 " physical memory space detected.\n");
231
232 mfsdram(DDR0_01, val);
233 val = (val >> 8) & 0x7;
234 switch (val ) {
235 case 0:
236 printf("DDR0: Write Out-of-Range command\n");
237 break;
238 case 1:
239 printf("DDR0: Read Out-of-Range command\n");
240 break;
241 case 2:
242 printf("DDR0: Masked write Out-of-Range command\n");
243 break;
244 case 4:
245 printf("DDR0: Wrap write Out-of-Range command\n");
246 break;
247 case 5:
248 printf("DDR0: Wrap read Out-of-Range command\n");
249 break;
250 default:
251 mfsdram(DDR0_01, value2);
252 printf("DDR0: No DDR0 error know 0x%x %p\n", val, value2);
253 }
254 mfsdram(DDR0_23, val);
255 if ( (val >> 16) & 0xff)
256 printf("DDR0: Syndrome for correctable ECC event 0x%x\n",
257 (val >> 16) & 0xff);
258 mfsdram(DDR0_23, val);
259 if ( (val >> 8) & 0xff)
260 printf("DDR0: Syndrome for uncorrectable ECC event 0x%x\n",
261 (val >> 8) & 0xff);
262 mfsdram(DDR0_33, val);
263 if (val)
264 printf("DDR0: Address of command that caused an "
265 "Out-of-Range interrupt %p\n", val);
266 mfsdram(DDR0_34, val);
267 if (val)
268 printf("DDR0: Address of uncorrectable ECC event %p\n", val);
269 mfsdram(DDR0_35, val);
270 if (val)
271 printf("DDR0: Address of uncorrectable ECC event %p\n", val);
272 mfsdram(DDR0_36, val);
273 if (val)
274 printf("DDR0: Data of uncorrectable ECC event 0x%08x\n", val);
275 mfsdram(DDR0_37, val);
276 if (val)
277 printf("DDR0: Data of uncorrectable ECC event 0x%08x\n", val);
278 mfsdram(DDR0_38, val);
279 if (val)
280 printf("DDR0: Address of correctable ECC event %p\n", val);
281 mfsdram(DDR0_39, val);
282 if (val)
283 printf("DDR0: Address of correctable ECC event %p\n", val);
284 mfsdram(DDR0_40, val);
285 if (val)
286 printf("DDR0: Data of correctable ECC event 0x%08x\n", val);
287 mfsdram(DDR0_41, val);
288 if (val)
289 printf("DDR0: Data of correctable ECC event 0x%08x\n", val);
290#endif /* CONFIG_440EPX */
291#endif /* CONFIG_440 */
wdenkaffae2b2002-08-17 09:36:01 +0000292 show_regs(regs);
293 print_backtrace((unsigned long *)regs->gpr[1]);
294 panic("machine check");
295}
296
297void
298AlignmentException(struct pt_regs *regs)
299{
300#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
301 if (debugger_exception_handler && (*debugger_exception_handler)(regs))
302 return;
303#endif
304
305 show_regs(regs);
306 print_backtrace((unsigned long *)regs->gpr[1]);
307 panic("Alignment Exception");
308}
309
310void
311ProgramCheckException(struct pt_regs *regs)
312{
wdenk57b2d802003-06-27 21:31:46 +0000313 long esr_val;
wdenkaffae2b2002-08-17 09:36:01 +0000314
315#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
316 if (debugger_exception_handler && (*debugger_exception_handler)(regs))
317 return;
318#endif
319
320 show_regs(regs);
321
wdenk57b2d802003-06-27 21:31:46 +0000322 esr_val = get_esr();
323 if( esr_val & ESR_PIL )
wdenkaffae2b2002-08-17 09:36:01 +0000324 printf( "** Illegal Instruction **\n" );
wdenk57b2d802003-06-27 21:31:46 +0000325 else if( esr_val & ESR_PPR )
wdenkaffae2b2002-08-17 09:36:01 +0000326 printf( "** Privileged Instruction **\n" );
wdenk57b2d802003-06-27 21:31:46 +0000327 else if( esr_val & ESR_PTR )
wdenkaffae2b2002-08-17 09:36:01 +0000328 printf( "** Trap Instruction **\n" );
329
330 print_backtrace((unsigned long *)regs->gpr[1]);
331 panic("Program Check Exception");
332}
333
334void
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +0200335DecrementerPITException(struct pt_regs *regs)
wdenkaffae2b2002-08-17 09:36:01 +0000336{
wdenk57b2d802003-06-27 21:31:46 +0000337 /*
338 * Reset PIT interrupt
339 */
340 set_tsr(0x08000000);
wdenkaffae2b2002-08-17 09:36:01 +0000341
wdenk57b2d802003-06-27 21:31:46 +0000342 /*
343 * Call timer_interrupt routine in interrupts.c
344 */
345 timer_interrupt(NULL);
wdenkaffae2b2002-08-17 09:36:01 +0000346}
347
348
349void
350UnknownException(struct pt_regs *regs)
351{
352#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
353 if (debugger_exception_handler && (*debugger_exception_handler)(regs))
354 return;
355#endif
356
357 printf("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
358 regs->nip, regs->msr, regs->trap);
359 _exception(0, regs);
360}
361
362void
363DebugException(struct pt_regs *regs)
364{
365 printf("Debugger trap at @ %lx\n", regs->nip );
366 show_regs(regs);
367#if (CONFIG_COMMANDS & CFG_CMD_BEDBUG)
368 do_bedbug_breakpoint( regs );
369#endif
370}
371
372/* Probe an address by reading. If not present, return -1, otherwise
373 * return 0.
374 */
375int
376addr_probe(uint *addr)
377{
378#if 0
379 int retval;
380
381 __asm__ __volatile__( \
382 "1: lwz %0,0(%1)\n" \
Wolfgang Denk09675ef2007-06-20 18:14:24 +0200383 " eieio\n" \
384 " li %0,0\n" \
385 "2:\n" \
386 ".section .fixup,\"ax\"\n" \
387 "3: li %0,-1\n" \
388 " b 2b\n" \
389 ".section __ex_table,\"a\"\n" \
390 " .align 2\n" \
391 " .long 1b,3b\n" \
392 ".text" \
393 : "=r" (retval) : "r"(addr));
wdenkaffae2b2002-08-17 09:36:01 +0000394
395 return (retval);
396#endif
397 return 0;
398}