blob: d7e4e8ac2b11b64bb88b4945d8071b2c3be98220 [file] [log] [blame]
Wolfgang Denke1ebacb2005-09-25 15:59:01 +02001/*
2 * (C) Copyright 2002
3 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * Copied from lubbock.h
10 *
11 * (C) Copyright 2004
12 * BEC Systems <http://bec-systems.com>
13 * Cliff Brake <cliff.brake@gmail.com>
14 * Configuation settings for the Accelent/Vibren PXA255 IDP
15 *
16 * See file CREDITS for list of people who contributed to this
17 * project.
18 *
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License as
21 * published by the Free Software Foundation; either version 2 of
22 * the License, or (at your option) any later version.
23 *
24 * This program is distributed in the hope that it will be useful,
25 * but WITHOUT ANY WARRANTY; without even the implied warranty of
26 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 * GNU General Public License for more details.
28 *
29 * You should have received a copy of the GNU General Public License
30 * along with this program; if not, write to the Free Software
31 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32 * MA 02111-1307 USA
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38#include <asm/arch/pxa-regs.h>
39
40/*
41 * If we are developing, we might want to start armboot from ram
42 * so we MUST NOT initialize critical regs like mem-timing ...
43 */
44#define CONFIG_INIT_CRITICAL /* undef for developing */
45
46/*
47 * define the following to enable debug blinks. A debug blink function
48 * must be defined in memsetup.S
49 */
50#undef DEBUG_BLINK_ENABLE
51#undef DEBUG_BLINKC_ENABLE
52
53/*
54 * High Level Configuration Options
55 * (easy to change)
56 */
57#define CONFIG_PXA250 1 /* This is an PXA250 CPU */
58
59#undef CONFIG_LCD
60#ifdef CONFIG_LCD
61#define CONFIG_SHARP_LM8V31
62#endif
63
64#define CONFIG_MMC 1
65#define BOARD_LATE_INIT 1
66
67#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
68
69/*
70 * Size of malloc() pool
71 */
72#define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
73#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
74
75/*
76 * PXA250 IDP memory map information
77 */
78
79#define IDP_CS5_ETH_OFFSET 0x03400000
80
81
82/*
83 * Hardware drivers
84 */
85#define CONFIG_DRIVER_SMC91111
86#define CONFIG_SMC91111_BASE (PXA_CS5_PHYS + IDP_CS5_ETH_OFFSET + 0x300)
87#define CONFIG_SMC_USE_32_BIT 1
88/* #define CONFIG_SMC_USE_IOFUNCS */
89
90/* the following has to be set high -- suspect something is wrong with
91 * with the tftp timeout routines. FIXME!!!
92 */
93#define CONFIG_NET_RETRY_COUNT 100
94
95/*
96 * select serial console configuration
97 */
98#define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
99
100/* allow to overwrite serial and ethaddr */
101#define CONFIG_ENV_OVERWRITE
102
103#define CONFIG_BAUDRATE 115200
104
Wolfgang Denke1ebacb2005-09-25 15:59:01 +0200105
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500106/*
107 * Command line configuration.
108 */
109#include <config_cmd_default.h>
110
111#define CONFIG_CMD_MMC
112#define CONFIG_CMD_FAT
113#define CONFIG_CMD_DHCP
114
Wolfgang Denke1ebacb2005-09-25 15:59:01 +0200115
116#define CONFIG_BOOTDELAY 3
117#define CONFIG_BOOTCOMMAND "bootm 40000"
118#define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
119#define CONFIG_CMDLINE_TAG
120
121/*
122 * Current memory map for Vibren supplied Linux images:
123 *
124 * Flash:
125 * 0 - 0x3ffff (size = 0x40000): bootloader
126 * 0x40000 - 0x13ffff (size = 0x100000): kernel
127 * 0x140000 - 0x1f3ffff (size = 0x1e00000): jffs
128 *
129 * RAM:
130 * 0xa0008000 - kernel is loaded
131 * 0xa3000000 - Uboot runs (48MB into RAM)
132 *
133 */
134
135#define CONFIG_EXTRA_ENV_SETTINGS \
136 "prog_boot_mmc=" \
137 "mw.b 0xa0000000 0xff 0x40000; " \
138 "if mmcinit && " \
139 "fatload mmc 0 0xa0000000 u-boot.bin; " \
140 "then " \
141 "protect off 0x0 0x3ffff; " \
142 "erase 0x0 0x3ffff; " \
143 "cp.b 0xa0000000 0x0 0x40000; " \
144 "reset;" \
145 "fi\0" \
146 "prog_uzImage_mmc=" \
147 "mw.b 0xa0000000 0xff 0x100000; " \
148 "if mmcinit && " \
149 "fatload mmc 0 0xa0000000 uzImage; " \
150 "then " \
151 "protect off 0x40000 0xfffff; " \
152 "erase 0x40000 0xfffff; " \
153 "cp.b 0xa0000000 0x40000 0x100000; " \
154 "fi\0" \
155 "prog_jffs_mmc=" \
156 "mw.b 0xa0000000 0xff 0x1e00000; " \
157 "if mmcinit && " \
158 "fatload mmc 0 0xa0000000 root.jffs; " \
159 "then " \
160 "protect off 0x140000 0x1f3ffff; " \
161 "erase 0x140000 0x1f3ffff; " \
162 "cp.b 0xa0000000 0x140000 0x1e00000; " \
163 "fi\0" \
164 "boot_mmc=" \
165 "if mmcinit && " \
166 "fatload mmc 0 0xa1000000 uzImage && " \
167 "then " \
168 "bootm 0xa1000000; " \
169 "fi\0" \
170 "prog_boot_net=" \
171 "mw.b 0xa0000000 0xff 0x100000; " \
172 "if bootp 0xa0000000 u-boot.bin; " \
173 "then " \
174 "protect off 0x0 0x3ffff; " \
175 "erase 0x0 0x3ffff; " \
176 "cp.b 0xa0000000 0x0 0x40000; " \
177 "reset; " \
178 "fi\0" \
179 "prog_uzImage_net=" \
180 "mw.b 0xa0000000 0xff 0x100000; " \
181 "if bootp 0xa0000000 uzImage; " \
182 "then " \
183 "protect off 0x40000 0xfffff; " \
184 "erase 0x40000 0xfffff; " \
185 "cp.b 0xa0000000 0x40000 0x100000; " \
186 "fi\0" \
187 "prog_jffs_net=" \
188 "mw.b 0xa0000000 0xff 0x1e00000; " \
189 "if bootp 0xa0000000 root.jffs; " \
190 "then " \
191 "protect off 0x140000 0x1f3ffff; " \
192 "erase 0x140000 0x1f3ffff; " \
193 "cp.b 0xa0000000 0x140000 0x1e00000; " \
194 "fi\0"
195
196
197/* "erase_env=" */
198/* "protect off" */
199
200
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500201#if defined(CONFIG_CMD_KGDB)
Wolfgang Denke1ebacb2005-09-25 15:59:01 +0200202#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
203#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
204#endif
205
206/*
207 * Miscellaneous configurable options
208 */
209#define CFG_HUSH_PARSER 1
210#define CFG_PROMPT_HUSH_PS2 "> "
211
212#define CFG_LONGHELP /* undef to save memory */
213#ifdef CFG_HUSH_PARSER
214#define CFG_PROMPT "$ " /* Monitor Command Prompt */
215#else
216#define CFG_PROMPT "=> " /* Monitor Command Prompt */
217#endif
218#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
219#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
220#define CFG_MAXARGS 16 /* max number of command args */
221#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
222#define CFG_DEVICE_NULLDEV 1
223
224#define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
225#define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
226
227#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
228
229#define CFG_LOAD_ADDR 0xa0800000 /* default load address */
230
231#define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
232#define CFG_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
233
234#define RTC 1 /* enable 32KHz osc */
235
236 /* valid baudrates */
237#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
238
239#define CFG_MMC_BASE 0xF0000000
240
241/*
242 * Stack sizes
243 *
244 * The stack sizes are set up in start.S using the settings below
245 */
246#define CONFIG_STACKSIZE (128*1024) /* regular stack */
247#ifdef CONFIG_USE_IRQ
248#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
249#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
250#endif
251
252/*
253 * Physical Memory Map
254 */
255#define CONFIG_NR_DRAM_BANKS 4 /* we have 1 banks of DRAM */
256#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
257#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
258#define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
259#define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
260#define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
261#define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
262#define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
263#define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
264
265#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
266#define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
267#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
268#define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
269#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
270
271#define CFG_DRAM_BASE 0xa0000000
272#define CFG_DRAM_SIZE 0x04000000
273
274#define CFG_FLASH_BASE PHYS_FLASH_1
275
276/*
277 * GPIO settings
278 */
279
280#define CFG_GAFR0_L_VAL 0x80001005
281#define CFG_GAFR0_U_VAL 0xa5128012
282#define CFG_GAFR1_L_VAL 0x699a9558
283#define CFG_GAFR1_U_VAL 0xaaa5aa6a
284#define CFG_GAFR2_L_VAL 0xaaaaaaaa
285#define CFG_GAFR2_U_VAL 0x2
286#define CFG_GPCR0_VAL 0x1800400
287#define CFG_GPCR1_VAL 0x0
288#define CFG_GPCR2_VAL 0x0
289#define CFG_GPDR0_VAL 0xc1818440
290#define CFG_GPDR1_VAL 0xfcffab82
291#define CFG_GPDR2_VAL 0x1ffff
292#define CFG_GPSR0_VAL 0x8000
293#define CFG_GPSR1_VAL 0x3f0002
294#define CFG_GPSR2_VAL 0x1c000
295
296#define CFG_PSSR_VAL 0x20
297
298/*
299 * Memory settings
300 */
301#define CFG_MSC0_VAL 0x29DCA4D2
302#define CFG_MSC1_VAL 0x43AC494C
303#define CFG_MSC2_VAL 0x39D449D4
304#define CFG_MDCNFG_VAL 0x090009C9
305#define CFG_MDREFR_VAL 0x0085C017
306#define CFG_MDMRS_VAL 0x00220022
307
308/*
309 * PCMCIA and CF Interfaces
310 */
311#define CFG_MECR_VAL 0x00000003
312#define CFG_MCMEM0_VAL 0x00014405
313#define CFG_MCMEM1_VAL 0x00014405
314#define CFG_MCATT0_VAL 0x00014405
315#define CFG_MCATT1_VAL 0x00014405
316#define CFG_MCIO0_VAL 0x00014405
317#define CFG_MCIO1_VAL 0x00014405
318
319/*
320 * FLASH and environment organization
321 */
322#define CFG_FLASH_CFI
323#define CFG_FLASH_CFI_DRIVER 1
324
325#define CFG_MONITOR_BASE 0
326#define CFG_MONITOR_LEN 0x40000
327
328#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
329#define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
330
331#define CFG_FLASH_USE_BUFFER_WRITE 1
332
333/* timeout values are in ticks */
334#define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
335#define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
336
337/* put cfg at end of flash for now */
338#define CFG_ENV_IS_IN_FLASH 1
339 /* Addr of Environment Sector */
340#define CFG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SIZE - 0x40000)
341#define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
342#define CFG_ENV_SECT_SIZE 0x40000
343
344#endif /* __CONFIG_H */