blob: b9e527e16ac190edf8683ab62528ddf76346d40a [file] [log] [blame]
Samuel Hollandf7d49542021-09-12 09:47:25 -05001// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) Samuel Holland <samuel@sholland.org>
4 */
5
6#include <clk-uclass.h>
7#include <dm.h>
8#include <clk/sunxi.h>
9#include <dt-bindings/clock/sun50i-h6-r-ccu.h>
10#include <dt-bindings/reset/sun50i-h6-r-ccu.h>
11#include <linux/bitops.h>
12
13static struct ccu_clk_gate h6_r_gates[] = {
14 [CLK_R_APB1_TIMER] = GATE(0x11c, BIT(0)),
15 [CLK_R_APB1_TWD] = GATE(0x12c, BIT(0)),
16 [CLK_R_APB1_PWM] = GATE(0x13c, BIT(0)),
17 [CLK_R_APB2_UART] = GATE(0x18c, BIT(0)),
18 [CLK_R_APB2_I2C] = GATE(0x19c, BIT(0)),
19 [CLK_R_APB2_RSB] = GATE(0x1bc, BIT(0)),
20 [CLK_R_APB1_IR] = GATE(0x1cc, BIT(0)),
21 [CLK_R_APB1_W1] = GATE(0x1ec, BIT(0)),
22};
23
24static struct ccu_reset h6_r_resets[] = {
25 [RST_R_APB1_TIMER] = RESET(0x11c, BIT(16)),
26 [RST_R_APB1_TWD] = RESET(0x12c, BIT(16)),
27 [RST_R_APB1_PWM] = RESET(0x13c, BIT(16)),
28 [RST_R_APB2_UART] = RESET(0x18c, BIT(16)),
29 [RST_R_APB2_I2C] = RESET(0x19c, BIT(16)),
30 [RST_R_APB2_RSB] = RESET(0x1bc, BIT(16)),
31 [RST_R_APB1_IR] = RESET(0x1cc, BIT(16)),
32 [RST_R_APB1_W1] = RESET(0x1ec, BIT(16)),
33};
34
35static const struct ccu_desc h6_r_ccu_desc = {
36 .gates = h6_r_gates,
37 .resets = h6_r_resets,
38};
39
40static int h6_r_clk_bind(struct udevice *dev)
41{
42 return sunxi_reset_bind(dev, ARRAY_SIZE(h6_r_resets));
43}
44
45static const struct udevice_id h6_r_clk_ids[] = {
46 { .compatible = "allwinner,sun50i-h6-r-ccu",
47 .data = (ulong)&h6_r_ccu_desc },
48 { .compatible = "allwinner,sun50i-h616-r-ccu",
49 .data = (ulong)&h6_r_ccu_desc },
50 { }
51};
52
53U_BOOT_DRIVER(clk_sun6i_h6_r) = {
54 .name = "sun6i_h6_r_ccu",
55 .id = UCLASS_CLK,
56 .of_match = h6_r_clk_ids,
57 .priv_auto = sizeof(struct ccu_priv),
58 .ops = &sunxi_clk_ops,
59 .probe = sunxi_clk_probe,
60 .bind = h6_r_clk_bind,
61};