blob: bba15a7943294073c1e3dd1d0dfdcde17268b40e [file] [log] [blame]
Fabio Estevamafe20bf2012-09-24 08:09:33 +00001/*
2 * Copyright (C) 2012 Freescale Semiconductor, Inc.
3 *
Otavio Salvadorc0bfaab2012-10-02 09:22:10 +00004 * Configuration settings for the Freescale i.MX6Q SabreAuto board.
Fabio Estevamafe20bf2012-09-24 08:09:33 +00005 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Fabio Estevamafe20bf2012-09-24 08:09:33 +00007 */
8
Vanessa Maegimad6362d92017-06-29 09:33:46 -03009#ifndef __MX6SABREAUTO_CONFIG_H
10#define __MX6SABREAUTO_CONFIG_H
Fabio Estevamafe20bf2012-09-24 08:09:33 +000011
Vanessa Maegima65779d32017-06-29 09:33:45 -030012#ifdef CONFIG_SPL
13#include "imx6_spl.h"
14#endif
15
Fabio Estevamafe20bf2012-09-24 08:09:33 +000016#define CONFIG_MACH_TYPE 3529
17#define CONFIG_MXC_UART_BASE UART4_BASE
Simon Glass4694a742016-10-17 20:12:39 -060018#define CONSOLE_DEV "ttymxc3"
Fabio Estevamafe20bf2012-09-24 08:09:33 +000019
Knut Wohlrab54dbf152013-01-21 23:11:21 +000020/* USB Configs */
Troy Kiskyed72a9e2013-10-10 15:27:59 -070021#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
22#define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
Knut Wohlrab54dbf152013-01-21 23:11:21 +000023#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
24#define CONFIG_MXC_USB_FLAGS 0
25
Ye.Li700020e2014-10-30 18:53:49 +080026#define CONFIG_PCA953X
27#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} }
28
Pierre Aubertec10aed2013-06-04 09:00:15 +020029#include "mx6sabre_common.h"
Otavio Salvador1c0b9be2012-09-26 11:37:01 +000030
Diego Dorta614c2832017-07-07 15:38:34 -030031/* Falcon Mode */
32#ifdef CONFIG_SPL_OS_BOOT
33#define CONFIG_SPL_FS_LOAD_ARGS_NAME "args"
34#define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage"
Diego Dorta614c2832017-07-07 15:38:34 -030035#define CONFIG_SYS_SPL_ARGS_ADDR 0x18000000
Diego Dorta614c2832017-07-07 15:38:34 -030036
37/* Falcon Mode - MMC support: args@1MB kernel@2MB */
38#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x800 /* 1MB */
39#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS (CONFIG_CMD_SPL_WRITE_SIZE / 512)
40#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x1000 /* 2MB */
41#endif
42
Fabio Estevama03035f2017-07-10 15:59:11 -030043#ifdef CONFIG_MTD_NOR_FLASH
Fabio Estevam2623cb12014-11-14 11:27:23 -020044#define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR
45#define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024)
46#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
47#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
48#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
49#define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */
50#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* Use buffered writes*/
51#define CONFIG_SYS_FLASH_EMPTY_INFO
Fabio Estevam15d61f12016-12-15 16:00:11 -020052#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Fabio Estevama03035f2017-07-10 15:59:11 -030053#endif
Fabio Estevam2623cb12014-11-14 11:27:23 -020054
Shawn Guo7e5e8332012-12-30 14:14:59 +000055#define CONFIG_SYS_FSL_USDHC_NUM 2
56#if defined(CONFIG_ENV_IS_IN_MMC)
57#define CONFIG_SYS_MMC_ENV_DEV 0
58#endif
59
Renato Friasbf084322013-05-13 18:01:12 +000060/* I2C Configs */
trem03997412013-09-21 18:13:36 +020061#define CONFIG_SYS_I2C
62#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +020063#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
64#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -070065#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Renato Friasbf084322013-05-13 18:01:12 +000066#define CONFIG_SYS_I2C_SPEED 100000
67
Ye.Li4a1f9222014-11-12 14:02:05 +080068/* NAND stuff */
Ye.Li4a1f9222014-11-12 14:02:05 +080069#define CONFIG_SYS_MAX_NAND_DEVICE 1
70#define CONFIG_SYS_NAND_BASE 0x40000000
71#define CONFIG_SYS_NAND_5_ADDR_CYCLE
72#define CONFIG_SYS_NAND_ONFI_DETECTION
73
74/* DMA stuff, needed for GPMI/MXS NAND support */
Ye.Li4a1f9222014-11-12 14:02:05 +080075
Ye.Licfaa23b2014-11-06 16:29:02 +080076/* PMIC */
77#define CONFIG_POWER
78#define CONFIG_POWER_I2C
79#define CONFIG_POWER_PFUZE100
80#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
81
Vanessa Maegimad6362d92017-06-29 09:33:46 -030082#endif /* __MX6SABREAUTO_CONFIG_H */