blob: d1ac32f4ada9a0bfcc2429dac505dc7f0e4d9d64 [file] [log] [blame]
Jon Loeliger3e2d0912007-04-11 16:50:57 -05001/*
2 * Copyright 2007 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8544ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/* High Level Configuration Options */
31#define CONFIG_BOOKE 1 /* BOOKE */
32#define CONFIG_E500 1 /* BOOKE e500 family */
33#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
34#define CONFIG_MPC8544 1
35#define CONFIG_MPC8544DS 1
36
Ed Swarthout52b98522007-07-27 01:50:51 -050037#define CONFIG_PCI 1 /* Enable PCI/PCIE */
38#define CONFIG_PCI1 1 /* PCI controller 1 */
39#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
40#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
41#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
42#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala93166d22007-12-07 12:17:34 -060043#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050044#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050045
Kumar Gala85af2b52008-01-16 01:16:16 -060046#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Roy Zangb42bb192009-07-09 10:05:48 +080047#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
Kumar Gala85af2b52008-01-16 01:16:16 -060048
Ed Swarthout52b98522007-07-27 01:50:51 -050049#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050050#define CONFIG_ENV_OVERWRITE
Ed Swarthout52b98522007-07-27 01:50:51 -050051#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050052
Jon Loeliger3e2d0912007-04-11 16:50:57 -050053#ifndef __ASSEMBLY__
54extern unsigned long get_board_sys_clk(unsigned long dummy);
55#endif
56#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
57
58/*
59 * These can be toggled for performance analysis, otherwise use default.
60 */
Ed Swarthout52b98522007-07-27 01:50:51 -050061#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050062#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050063
64/*
65 * Only possible on E500 Version 2 or newer cores.
66 */
67#define CONFIG_ENABLE_36BIT_PHYS 1
68
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
70#define CONFIG_SYS_MEMTEST_END 0x00400000
Ed Swarthout52b98522007-07-27 01:50:51 -050071#define CONFIG_PANIC_HANG /* do not reset board on panic */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050072
73/*
74 * Base addresses -- Note these are effective addresses where the
75 * actual resources get mapped (not physical addresses)
76 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
78#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
79#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
80#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger3e2d0912007-04-11 16:50:57 -050081
Kumar Gala573ad302008-08-26 08:02:30 -050082/* DDR Setup */
83#define CONFIG_FSL_DDR2
84#undef CONFIG_FSL_DDR_INTERACTIVE
85#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
86#define CONFIG_DDR_SPD
87
Dave Liud3ca1242008-10-28 17:53:38 +080088#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala573ad302008-08-26 08:02:30 -050089#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
90
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
92#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala573ad302008-08-26 08:02:30 -050093#define CONFIG_VERY_BIG_RAM
94
95#define CONFIG_NUM_DDR_CONTROLLERS 1
96#define CONFIG_DIMM_SLOTS_PER_CTLR 1
97#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Jon Loeliger3e2d0912007-04-11 16:50:57 -050098
Kumar Gala573ad302008-08-26 08:02:30 -050099/* I2C addresses of SPD EEPROMs */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500100#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
101
Kumar Gala573ad302008-08-26 08:02:30 -0500102/* Make sure required options are set */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500103#ifndef CONFIG_SPD_EEPROM
104#error ("CONFIG_SPD_EEPROM is required")
105#endif
106
107#undef CONFIG_CLOCKS_IN_MHZ
108
109/*
110 * Memory map
111 *
112 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
113 *
114 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
115 *
116 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
117 *
118 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
119 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
120 *
121 * Localbus cacheable
122 *
123 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
124 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
125 *
126 * Localbus non-cacheable
127 *
128 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
129 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
130 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
131 *
132 */
133
134/*
135 * Local Bus Definitions
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500140
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_BR0_PRELIM 0xff801001
142#define CONFIG_SYS_BR1_PRELIM 0xfe801001
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_OR0_PRELIM 0xff806e65
145#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_FLASH_QUIET_TEST
150#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
151#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
152#undef CONFIG_SYS_FLASH_CHECKSUM
153#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
154#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galaded59a12008-06-09 18:55:38 -0500155#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500158
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200159#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_FLASH_CFI
161#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500164
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
166#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
169#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500170
Kim Phillips53b34982007-08-21 17:00:17 -0500171#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500172#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
173#define PIXIS_ID 0x0 /* Board ID at offset 0 */
174#define PIXIS_VER 0x1 /* Board version at offset 1 */
175#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
176#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
177#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
178 * register */
179#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
180#define PIXIS_VCTL 0x10 /* VELA Control Register */
181#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
182#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
183#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500184#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
185#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500186#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
187#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
188#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
189#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Andy Flemingdb2b5bd2008-08-31 16:33:30 -0500190#define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Andy Flemingdb2b5bd2008-08-31 16:33:30 -0500192#define PIXIS_VSPEED2_TSEC1SER 0x2
193#define PIXIS_VSPEED2_TSEC3SER 0x1
194#define PIXIS_VCFGEN1_TSEC1SER 0x20
195#define PIXIS_VCFGEN1_TSEC3SER 0x40
Liu Yu46269062008-10-10 11:40:58 +0800196#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
197#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500198
199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_INIT_RAM_LOCK 1
201#define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
202#define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500203
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500204
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
206#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
207#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
210#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500211
212/* Serial Port - controlled on board with jumper J8
213 * open - index 2
214 * shorted - index 1
215 */
216#define CONFIG_CONS_INDEX 1
217#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_NS16550
219#define CONFIG_SYS_NS16550_SERIAL
220#define CONFIG_SYS_NS16550_REG_SIZE 1
221#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500224 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
227#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500228
229/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_HUSH_PARSER
231#ifdef CONFIG_SYS_HUSH_PARSER
232#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500233#endif
234
235/* pass open firmware flat tree */
Kumar Gala67b349b2007-11-26 17:12:24 -0600236#define CONFIG_OF_LIBFDT 1
237#define CONFIG_OF_BOARD_SETUP 1
238#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500239
240/* I2C */
241#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
242#define CONFIG_HARD_I2C /* I2C with hardware support */
243#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
245#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
246#define CONFIG_SYS_I2C_SLAVE 0x7F
247#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
248#define CONFIG_SYS_I2C_OFFSET 0x3100
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500249
250/*
251 * General PCI
252 * Memory space is mapped 1-1, but I/O space must start from 0.
253 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600254#define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600256#define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500258
Kumar Galaef43b6e2008-12-02 16:08:39 -0600259#define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600260#define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600261#define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600263#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600264#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
266#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500267
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500268/* controller 2, Slot 1, tgtid 1, Base address 9000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600269#define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600270#define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600271#define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600273#define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600274#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
276#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500277
278/* controller 1, Slot 2,tgtid 2, Base address a000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600279#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600280#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600281#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600283#define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600284#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
286#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500287
288/* controller 3, direct to uli, tgtid 3, Base address b000 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600289#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600290#define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600291#define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600293#define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */
Kumar Gala64bb6d12008-12-02 16:08:37 -0600294#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
296#define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600297#define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000
Kumar Gala3fe80872008-12-02 16:08:36 -0600298#define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600299#define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500301
302#if defined(CONFIG_PCI)
303
Kumar Gala559e5312008-07-14 14:07:03 -0500304/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600305#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Kumar Gala559e5312008-07-14 14:07:03 -0500306
307/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600308/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala559e5312008-07-14 14:07:03 -0500309
310/* video */
311#define CONFIG_VIDEO
312
313#if defined(CONFIG_VIDEO)
314#define CONFIG_BIOSEMU
315#define CONFIG_CFB_CONSOLE
316#define CONFIG_VIDEO_SW_CURSOR
317#define CONFIG_VGA_AS_SINGLE_DEVICE
318#define CONFIG_ATI_RADEON_FB
319#define CONFIG_VIDEO_LOGO
320/*#define CONFIG_CONSOLE_CURSOR*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala559e5312008-07-14 14:07:03 -0500322#endif
323
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500324#define CONFIG_NET_MULTI
325#define CONFIG_PCI_PNP /* do pci plug-and-play */
326
327#undef CONFIG_EEPRO100
328#undef CONFIG_TULIP
329#define CONFIG_RTL8139
330
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500331#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600332 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
333 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500334 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
335#endif
336
337#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
338#define CONFIG_DOS_PARTITION
339#define CONFIG_SCSI_AHCI
340
341#ifdef CONFIG_SCSI_AHCI
342#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
344#define CONFIG_SYS_SCSI_MAX_LUN 1
345#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
346#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500347#endif /* SCSCI */
348
349#endif /* CONFIG_PCI */
350
351
352#if defined(CONFIG_TSEC_ENET)
353
354#ifndef CONFIG_NET_MULTI
Ed Swarthout52b98522007-07-27 01:50:51 -0500355#define CONFIG_NET_MULTI 1
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500356#endif
357
358#define CONFIG_MII 1 /* MII PHY management */
359#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
Kim Phillips177e58f2007-05-16 16:52:19 -0500360#define CONFIG_TSEC1 1
361#define CONFIG_TSEC1_NAME "eTSEC1"
362#define CONFIG_TSEC3 1
363#define CONFIG_TSEC3_NAME "eTSEC3"
Ed Swarthout52b98522007-07-27 01:50:51 -0500364
Liu Yu46269062008-10-10 11:40:58 +0800365#define CONFIG_PIXIS_SGMII_CMD
Andy Fleming3d19fad2008-08-31 16:33:28 -0500366#define CONFIG_FSL_SGMII_RISER 1
367#define SGMII_RISER_PHY_OFFSET 0x1c
368
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500369#define TSEC1_PHY_ADDR 0
370#define TSEC3_PHY_ADDR 1
371
Andy Fleming09b88df2007-08-15 20:03:25 -0500372#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
373#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
374
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500375#define TSEC1_PHYIDX 0
376#define TSEC3_PHYIDX 0
377
378#define CONFIG_ETHPRIME "eTSEC1"
379
380#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500381#endif /* CONFIG_TSEC_ENET */
382
383/*
384 * Environment
385 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200386#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200388#define CONFIG_ENV_ADDR 0xfff80000
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500389#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x70000)
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500391#endif
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200392#define CONFIG_ENV_SIZE 0x2000
393#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500394
395#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200396#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500397
Jon Loeligere63319f2007-06-13 13:22:08 -0500398/*
Jon Loeligered26c742007-07-10 09:10:49 -0500399 * BOOTP options
400 */
401#define CONFIG_BOOTP_BOOTFILESIZE
402#define CONFIG_BOOTP_BOOTPATH
403#define CONFIG_BOOTP_GATEWAY
404#define CONFIG_BOOTP_HOSTNAME
405
406
407/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500408 * Command line configuration.
409 */
410#include <config_cmd_default.h>
411
412#define CONFIG_CMD_PING
413#define CONFIG_CMD_I2C
414#define CONFIG_CMD_MII
Kumar Gala260fac32007-12-07 12:04:30 -0600415#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500416#define CONFIG_CMD_IRQ
417#define CONFIG_CMD_SETEXPR
Becky Bruceee888da2010-06-17 11:37:25 -0500418#define CONFIG_CMD_REGINFO
Jon Loeligere63319f2007-06-13 13:22:08 -0500419
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500420#if defined(CONFIG_PCI)
Jon Loeligere63319f2007-06-13 13:22:08 -0500421 #define CONFIG_CMD_PCI
Jon Loeligere63319f2007-06-13 13:22:08 -0500422 #define CONFIG_CMD_NET
Ed Swarthout52b98522007-07-27 01:50:51 -0500423 #define CONFIG_CMD_SCSI
424 #define CONFIG_CMD_EXT2
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500425#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500426
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500427
428#undef CONFIG_WATCHDOG /* watchdog disabled */
429
430/*
431 * Miscellaneous configurable options
432 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500434#define CONFIG_CMDLINE_EDITING /* Command-line editing */
435#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200436#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
437#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligere63319f2007-06-13 13:22:08 -0500438#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200439#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500440#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200441#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500442#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
444#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
445#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
446#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500447
448/*
449 * For booting Linux, the board info and command line data
Kumar Gala1535d812009-07-15 08:54:50 -0500450 * have to be in the first 16 MB of memory, since this is
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500451 * the maximum mapped by the Linux kernel during initialization.
452 */
Kumar Gala1535d812009-07-15 08:54:50 -0500453#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500454
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500455/*
456 * Internal Definitions
457 *
458 * Boot Flags
459 */
460#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
461#define BOOTFLAG_WARM 0x02 /* Software reboot */
462
Jon Loeligere63319f2007-06-13 13:22:08 -0500463#if defined(CONFIG_CMD_KGDB)
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500464#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
465#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
466#endif
467
468/*
469 * Environment Configuration
470 */
471
472/* The mac addresses for all ethernet interface */
473#if defined(CONFIG_TSEC_ENET)
Kumar Gala0eb61912007-08-16 11:01:21 -0500474#define CONFIG_HAS_ETH0
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500475#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
476#define CONFIG_HAS_ETH1
477#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500478#endif
479
480#define CONFIG_IPADDR 192.168.1.251
481
482#define CONFIG_HOSTNAME 8544ds_unknown
483#define CONFIG_ROOTPATH /nfs/mpc85xx
Ed Swarthout52b98522007-07-27 01:50:51 -0500484#define CONFIG_BOOTFILE 8544ds/uImage.uboot
485#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500486
Kumar Gala937176b2007-11-27 22:42:34 -0600487#define CONFIG_SERVERIP 192.168.1.1
488#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500489#define CONFIG_NETMASK 255.255.0.0
490
491#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
492
493#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Ed Swarthout52b98522007-07-27 01:50:51 -0500494#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500495
496#define CONFIG_BAUDRATE 115200
497
Ed Swarthout52b98522007-07-27 01:50:51 -0500498#define CONFIG_EXTRA_ENV_SETTINGS \
499 "netdev=eth0\0" \
500 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
501 "tftpflash=tftpboot $loadaddr $uboot; " \
502 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
503 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
504 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
505 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
506 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500507 "consoledev=ttyS0\0" \
508 "ramdiskaddr=2000000\0" \
Ed Swarthout52b98522007-07-27 01:50:51 -0500509 "ramdiskfile=8544ds/ramdisk.uboot\0" \
Kumar Gala937176b2007-11-27 22:42:34 -0600510 "fdtaddr=c00000\0" \
511 "fdtfile=8544ds/mpc8544ds.dtb\0" \
512 "bdev=sda3\0"
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500513
514#define CONFIG_NFSBOOTCOMMAND \
515 "setenv bootargs root=/dev/nfs rw " \
516 "nfsroot=$serverip:$rootpath " \
517 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
518 "console=$consoledev,$baudrate $othbootargs;" \
519 "tftp $loadaddr $bootfile;" \
Kumar Gala937176b2007-11-27 22:42:34 -0600520 "tftp $fdtaddr $fdtfile;" \
521 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500522
Ed Swarthout52b98522007-07-27 01:50:51 -0500523#define CONFIG_RAMBOOTCOMMAND \
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500524 "setenv bootargs root=/dev/ram rw " \
525 "console=$consoledev,$baudrate $othbootargs;" \
526 "tftp $ramdiskaddr $ramdiskfile;" \
527 "tftp $loadaddr $bootfile;" \
Kumar Gala937176b2007-11-27 22:42:34 -0600528 "tftp $fdtaddr $fdtfile;" \
529 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500530
Ed Swarthout52b98522007-07-27 01:50:51 -0500531#define CONFIG_BOOTCOMMAND \
532 "setenv bootargs root=/dev/$bdev rw " \
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500533 "console=$consoledev,$baudrate $othbootargs;" \
534 "tftp $loadaddr $bootfile;" \
Kumar Gala937176b2007-11-27 22:42:34 -0600535 "tftp $fdtaddr $fdtfile;" \
536 "bootm $loadaddr - $fdtaddr"
Jon Loeliger3e2d0912007-04-11 16:50:57 -0500537
538#endif /* __CONFIG_H */