blob: 4b67df4f1ac7c65dce6fdc15259fbab2f8929eee [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mike Rapoport8abe7302010-12-18 17:43:19 -05002/*
Igor Grinberge83d2292013-04-22 01:06:53 +00003 * (C) Copyright 2011 - 2013 CompuLab, Ltd. <www.compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05004 *
Igor Grinbergbebedbf2011-04-18 17:48:31 -04005 * Authors: Mike Rapoport <mike@compulab.co.il>
6 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05007 *
8 * Derived from omap3evm and Beagle Board by
9 * Manikandan Pillai <mani.pillai@ti.com>
10 * Richard Woodruff <r-woodruff2@ti.com>
11 * Syed Mohammed Khasim <x0khasim@ti.com>
Mike Rapoport8abe7302010-12-18 17:43:19 -050012 */
13
14#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060015#include <env.h>
Simon Glass97589732020-05-10 11:40:02 -060016#include <init.h>
Igor Grinbergd2367bc2011-04-18 17:54:33 -040017#include <status_led.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050018#include <netdev.h>
19#include <net.h>
20#include <i2c.h>
Nikita Kiryanov9f957be2012-12-02 13:59:19 +020021#include <usb.h>
Nikita Kiryanov4459e762012-12-03 02:19:45 +000022#include <mmc.h>
Nikita Kiryanov7f9ceea2015-01-14 10:42:54 +020023#include <splash.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050024#include <twl4030.h>
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000025#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060026#include <linux/delay.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050027
28#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090029#include <linux/errno.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050030#include <asm/arch/mem.h>
31#include <asm/arch/mux.h>
32#include <asm/arch/mmc_host_def.h>
33#include <asm/arch/sys_proto.h>
34#include <asm/mach-types.h>
Nikita Kiryanov9f957be2012-12-02 13:59:19 +020035#include <asm/ehci-omap.h>
36#include <asm/gpio.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050037
Igor Grinberg3c5dc282014-11-03 11:32:18 +020038#include "../common/common.h"
Igor Grinberg3394be82013-09-16 21:49:58 +030039#include "../common/eeprom.h"
Nikita Kiryanovf1ef8692012-01-12 03:28:09 +000040
Igor Grinberg8bd1b192011-04-18 17:43:26 -040041DECLARE_GLOBAL_DATA_PTR;
42
Mike Rapoport8abe7302010-12-18 17:43:19 -050043const omap3_sysinfo sysinfo = {
44 DDR_DISCRETE,
Igor Grinberg05a96a42011-04-18 17:55:21 -040045 "CM-T3x board",
Mike Rapoport8abe7302010-12-18 17:43:19 -050046 "NAND",
47};
48
Stefan Roese8ef10bd2013-12-04 13:54:18 +010049#ifdef CONFIG_SPL_BUILD
50/*
51 * Routine: get_board_mem_timings
52 * Description: If we use SPL then there is no x-loader nor config header
53 * so we have to setup the DDR timings ourself on both banks.
54 */
55void get_board_mem_timings(struct board_sdrc_timings *timings)
56{
57 timings->mr = MICRON_V_MR_165;
58 timings->mcfg = MICRON_V_MCFG_200(256 << 20); /* raswidth 14 needed */
59 timings->ctrla = MICRON_V_ACTIMA_165;
60 timings->ctrlb = MICRON_V_ACTIMB_165;
61 timings->rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
62}
63#endif
64
Nikita Kiryanovc2a07e32015-01-14 10:42:51 +020065struct splash_location splash_locations[] = {
66 {
67 .name = "nand",
68 .storage = SPLASH_STORAGE_NAND,
Nikita Kiryanov74282712015-10-29 11:54:41 +020069 .flags = SPLASH_STORAGE_RAW,
Nikita Kiryanovc2a07e32015-01-14 10:42:51 +020070 .offset = 0x100000,
71 },
72};
Igor Grinberg86ec16b2014-11-03 11:32:20 +020073
Robert Winkler2abfe362013-06-17 11:31:31 -070074int splash_screen_prepare(void)
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +000075{
Nikita Kiryanov7f9ceea2015-01-14 10:42:54 +020076 return splash_source_load(splash_locations,
77 ARRAY_SIZE(splash_locations));
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +000078}
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +000079
Mike Rapoport8abe7302010-12-18 17:43:19 -050080/*
81 * Routine: board_init
Igor Grinberg7e741ff2012-06-13 19:41:40 +000082 * Description: hardware init.
Mike Rapoport8abe7302010-12-18 17:43:19 -050083 */
84int board_init(void)
85{
Mike Rapoport8abe7302010-12-18 17:43:19 -050086 gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
87
Mike Rapoport8abe7302010-12-18 17:43:19 -050088 /* board id for Linux */
Igor Grinberg05a96a42011-04-18 17:55:21 -040089 if (get_cpu_family() == CPU_OMAP34XX)
90 gd->bd->bi_arch_number = MACH_TYPE_CM_T35;
91 else
92 gd->bd->bi_arch_number = MACH_TYPE_CM_T3730;
93
Mike Rapoport8abe7302010-12-18 17:43:19 -050094 /* boot param addr */
95 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
96
Uri Mashiach4892d392017-01-19 10:51:45 +020097#if defined(CONFIG_LED_STATUS) && defined(CONFIG_LED_STATUS_BOOT_ENABLE)
98 status_led_set(CONFIG_LED_STATUS_BOOT, CONFIG_LED_STATUS_ON);
Igor Grinbergd2367bc2011-04-18 17:54:33 -040099#endif
100
Mike Rapoport8abe7302010-12-18 17:43:19 -0500101 return 0;
102}
103
Nikita Kiryanovcc935c62012-05-24 04:01:24 +0000104/*
105 * Routine: get_board_rev
106 * Description: read system revision
107 */
108u32 get_board_rev(void)
109{
Nikita Kiryanov7fa68352015-09-06 11:48:35 +0300110 return cl_eeprom_get_board_rev(CONFIG_SYS_I2C_EEPROM_BUS);
Nikita Kiryanovcc935c62012-05-24 04:01:24 +0000111};
112
Nikita Kiryanovcc935c62012-05-24 04:01:24 +0000113int misc_init_r(void)
114{
Igor Grinberg3c5dc282014-11-03 11:32:18 +0200115 cl_print_pcb_info();
Paul Kocialkowski6bc318e2015-08-27 19:37:13 +0200116 omap_die_id_display();
Nikita Kiryanovcc935c62012-05-24 04:01:24 +0000117
118 return 0;
119}
120
Mike Rapoport8abe7302010-12-18 17:43:19 -0500121/*
Mike Rapoport8abe7302010-12-18 17:43:19 -0500122 * Routine: set_muxconf_regs
123 * Description: Setting up the configuration Mux registers specific to the
124 * hardware. Many pins need to be moved from protect to primary
125 * mode.
126 */
Igor Grinberg05a96a42011-04-18 17:55:21 -0400127static void cm_t3x_set_common_muxconf(void)
Mike Rapoport8abe7302010-12-18 17:43:19 -0500128{
129 /* SDRC */
130 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)); /*SDRC_D0*/
131 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)); /*SDRC_D1*/
132 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)); /*SDRC_D2*/
133 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)); /*SDRC_D3*/
134 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)); /*SDRC_D4*/
135 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)); /*SDRC_D5*/
136 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)); /*SDRC_D6*/
137 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)); /*SDRC_D7*/
138 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)); /*SDRC_D8*/
139 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)); /*SDRC_D9*/
140 MUX_VAL(CP(SDRC_D10), (IEN | PTD | DIS | M0)); /*SDRC_D10*/
141 MUX_VAL(CP(SDRC_D11), (IEN | PTD | DIS | M0)); /*SDRC_D11*/
142 MUX_VAL(CP(SDRC_D12), (IEN | PTD | DIS | M0)); /*SDRC_D12*/
143 MUX_VAL(CP(SDRC_D13), (IEN | PTD | DIS | M0)); /*SDRC_D13*/
144 MUX_VAL(CP(SDRC_D14), (IEN | PTD | DIS | M0)); /*SDRC_D14*/
145 MUX_VAL(CP(SDRC_D15), (IEN | PTD | DIS | M0)); /*SDRC_D15*/
146 MUX_VAL(CP(SDRC_D16), (IEN | PTD | DIS | M0)); /*SDRC_D16*/
147 MUX_VAL(CP(SDRC_D17), (IEN | PTD | DIS | M0)); /*SDRC_D17*/
148 MUX_VAL(CP(SDRC_D18), (IEN | PTD | DIS | M0)); /*SDRC_D18*/
149 MUX_VAL(CP(SDRC_D19), (IEN | PTD | DIS | M0)); /*SDRC_D19*/
150 MUX_VAL(CP(SDRC_D20), (IEN | PTD | DIS | M0)); /*SDRC_D20*/
151 MUX_VAL(CP(SDRC_D21), (IEN | PTD | DIS | M0)); /*SDRC_D21*/
152 MUX_VAL(CP(SDRC_D22), (IEN | PTD | DIS | M0)); /*SDRC_D22*/
153 MUX_VAL(CP(SDRC_D23), (IEN | PTD | DIS | M0)); /*SDRC_D23*/
154 MUX_VAL(CP(SDRC_D24), (IEN | PTD | DIS | M0)); /*SDRC_D24*/
155 MUX_VAL(CP(SDRC_D25), (IEN | PTD | DIS | M0)); /*SDRC_D25*/
156 MUX_VAL(CP(SDRC_D26), (IEN | PTD | DIS | M0)); /*SDRC_D26*/
157 MUX_VAL(CP(SDRC_D27), (IEN | PTD | DIS | M0)); /*SDRC_D27*/
158 MUX_VAL(CP(SDRC_D28), (IEN | PTD | DIS | M0)); /*SDRC_D28*/
159 MUX_VAL(CP(SDRC_D29), (IEN | PTD | DIS | M0)); /*SDRC_D29*/
160 MUX_VAL(CP(SDRC_D30), (IEN | PTD | DIS | M0)); /*SDRC_D30*/
161 MUX_VAL(CP(SDRC_D31), (IEN | PTD | DIS | M0)); /*SDRC_D31*/
162 MUX_VAL(CP(SDRC_CLK), (IEN | PTD | DIS | M0)); /*SDRC_CLK*/
163 MUX_VAL(CP(SDRC_DQS0), (IEN | PTD | DIS | M0)); /*SDRC_DQS0*/
164 MUX_VAL(CP(SDRC_DQS1), (IEN | PTD | DIS | M0)); /*SDRC_DQS1*/
165 MUX_VAL(CP(SDRC_DQS2), (IEN | PTD | DIS | M0)); /*SDRC_DQS2*/
166 MUX_VAL(CP(SDRC_DQS3), (IEN | PTD | DIS | M0)); /*SDRC_DQS3*/
167 MUX_VAL(CP(SDRC_CKE0), (IDIS | PTU | EN | M0)); /*SDRC_CKE0*/
168 MUX_VAL(CP(SDRC_CKE1), (IDIS | PTD | DIS | M7)); /*SDRC_CKE1*/
169
170 /* GPMC */
171 MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)); /*GPMC_A1*/
172 MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)); /*GPMC_A2*/
173 MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)); /*GPMC_A3*/
174 MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)); /*GPMC_A4*/
175 MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)); /*GPMC_A5*/
176 MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)); /*GPMC_A6*/
177 MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)); /*GPMC_A7*/
178 MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)); /*GPMC_A8*/
179 MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)); /*GPMC_A9*/
180 MUX_VAL(CP(GPMC_A10), (IDIS | PTU | EN | M0)); /*GPMC_A10*/
181 MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)); /*GPMC_D0*/
182 MUX_VAL(CP(GPMC_D1), (IEN | PTU | EN | M0)); /*GPMC_D1*/
183 MUX_VAL(CP(GPMC_D2), (IEN | PTU | EN | M0)); /*GPMC_D2*/
184 MUX_VAL(CP(GPMC_D3), (IEN | PTU | EN | M0)); /*GPMC_D3*/
185 MUX_VAL(CP(GPMC_D4), (IEN | PTU | EN | M0)); /*GPMC_D4*/
186 MUX_VAL(CP(GPMC_D5), (IEN | PTU | EN | M0)); /*GPMC_D5*/
187 MUX_VAL(CP(GPMC_D6), (IEN | PTU | EN | M0)); /*GPMC_D6*/
188 MUX_VAL(CP(GPMC_D7), (IEN | PTU | EN | M0)); /*GPMC_D7*/
189 MUX_VAL(CP(GPMC_D8), (IEN | PTU | EN | M0)); /*GPMC_D8*/
190 MUX_VAL(CP(GPMC_D9), (IEN | PTU | EN | M0)); /*GPMC_D9*/
191 MUX_VAL(CP(GPMC_D10), (IEN | PTU | EN | M0)); /*GPMC_D10*/
192 MUX_VAL(CP(GPMC_D11), (IEN | PTU | EN | M0)); /*GPMC_D11*/
193 MUX_VAL(CP(GPMC_D12), (IEN | PTU | EN | M0)); /*GPMC_D12*/
194 MUX_VAL(CP(GPMC_D13), (IEN | PTU | EN | M0)); /*GPMC_D13*/
195 MUX_VAL(CP(GPMC_D14), (IEN | PTU | EN | M0)); /*GPMC_D14*/
196 MUX_VAL(CP(GPMC_D15), (IEN | PTU | EN | M0)); /*GPMC_D15*/
197 MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0)); /*GPMC_nCS0*/
198
199 /* SB-T35 Ethernet */
200 MUX_VAL(CP(GPMC_NCS4), (IEN | PTU | EN | M0)); /*GPMC_nCS4*/
201
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000202 /* DVI enable */
203 MUX_VAL(CP(GPMC_NCS3), (IDIS | PTU | DIS | M4));/*GPMC_nCS3*/
204
Nikita Kiryanov25da1522013-10-16 17:23:29 +0300205 /* DataImage backlight */
206 MUX_VAL(CP(GPMC_NCS7), (IDIS | PTU | DIS | M4));/*GPIO_58*/
207
Igor Grinberg05a96a42011-04-18 17:55:21 -0400208 /* CM-T3x Ethernet */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500209 MUX_VAL(CP(GPMC_NCS5), (IDIS | PTU | DIS | M0)); /*GPMC_nCS5*/
210 MUX_VAL(CP(GPMC_CLK), (IEN | PTD | DIS | M4)); /*GPIO_59*/
211 MUX_VAL(CP(GPMC_NADV_ALE), (IDIS | PTD | DIS | M0)); /*nADV_ALE*/
212 MUX_VAL(CP(GPMC_NOE), (IDIS | PTD | DIS | M0)); /*nOE*/
213 MUX_VAL(CP(GPMC_NWE), (IDIS | PTD | DIS | M0)); /*nWE*/
214 MUX_VAL(CP(GPMC_NBE0_CLE), (IDIS | PTU | EN | M0)); /*nBE0_CLE*/
215 MUX_VAL(CP(GPMC_NBE1), (IDIS | PTD | DIS | M4)); /*GPIO_61*/
216 MUX_VAL(CP(GPMC_NWP), (IEN | PTD | DIS | M0)); /*nWP*/
217 MUX_VAL(CP(GPMC_WAIT0), (IEN | PTU | EN | M0)); /*WAIT0*/
218
219 /* DSS */
220 MUX_VAL(CP(DSS_PCLK), (IDIS | PTD | DIS | M0)); /*DSS_PCLK*/
221 MUX_VAL(CP(DSS_HSYNC), (IDIS | PTD | DIS | M0)); /*DSS_HSYNC*/
222 MUX_VAL(CP(DSS_VSYNC), (IDIS | PTD | DIS | M0)); /*DSS_VSYNC*/
223 MUX_VAL(CP(DSS_ACBIAS), (IDIS | PTD | DIS | M0)); /*DSS_ACBIAS*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500224 MUX_VAL(CP(DSS_DATA6), (IDIS | PTD | DIS | M0)); /*DSS_DATA6*/
225 MUX_VAL(CP(DSS_DATA7), (IDIS | PTD | DIS | M0)); /*DSS_DATA7*/
226 MUX_VAL(CP(DSS_DATA8), (IDIS | PTD | DIS | M0)); /*DSS_DATA8*/
227 MUX_VAL(CP(DSS_DATA9), (IDIS | PTD | DIS | M0)); /*DSS_DATA9*/
228 MUX_VAL(CP(DSS_DATA10), (IDIS | PTD | DIS | M0)); /*DSS_DATA10*/
229 MUX_VAL(CP(DSS_DATA11), (IDIS | PTD | DIS | M0)); /*DSS_DATA11*/
230 MUX_VAL(CP(DSS_DATA12), (IDIS | PTD | DIS | M0)); /*DSS_DATA12*/
231 MUX_VAL(CP(DSS_DATA13), (IDIS | PTD | DIS | M0)); /*DSS_DATA13*/
232 MUX_VAL(CP(DSS_DATA14), (IDIS | PTD | DIS | M0)); /*DSS_DATA14*/
233 MUX_VAL(CP(DSS_DATA15), (IDIS | PTD | DIS | M0)); /*DSS_DATA15*/
234 MUX_VAL(CP(DSS_DATA16), (IDIS | PTD | DIS | M0)); /*DSS_DATA16*/
235 MUX_VAL(CP(DSS_DATA17), (IDIS | PTD | DIS | M0)); /*DSS_DATA17*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500236
237 /* serial interface */
238 MUX_VAL(CP(UART3_RX_IRRX), (IEN | PTD | DIS | M0)); /*UART3_RX*/
239 MUX_VAL(CP(UART3_TX_IRTX), (IDIS | PTD | DIS | M0)); /*UART3_TX*/
240
241 /* mUSB */
242 MUX_VAL(CP(HSUSB0_CLK), (IEN | PTD | DIS | M0)); /*HSUSB0_CLK*/
243 MUX_VAL(CP(HSUSB0_STP), (IDIS | PTU | EN | M0)); /*HSUSB0_STP*/
244 MUX_VAL(CP(HSUSB0_DIR), (IEN | PTD | DIS | M0)); /*HSUSB0_DIR*/
245 MUX_VAL(CP(HSUSB0_NXT), (IEN | PTD | DIS | M0)); /*HSUSB0_NXT*/
246 MUX_VAL(CP(HSUSB0_DATA0), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA0*/
247 MUX_VAL(CP(HSUSB0_DATA1), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA1*/
248 MUX_VAL(CP(HSUSB0_DATA2), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA2*/
249 MUX_VAL(CP(HSUSB0_DATA3), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA3*/
250 MUX_VAL(CP(HSUSB0_DATA4), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA4*/
251 MUX_VAL(CP(HSUSB0_DATA5), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA5*/
252 MUX_VAL(CP(HSUSB0_DATA6), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA6*/
253 MUX_VAL(CP(HSUSB0_DATA7), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA7*/
254
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200255 /* USB EHCI */
256 MUX_VAL(CP(ETK_D0_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT0*/
257 MUX_VAL(CP(ETK_D1_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT1*/
258 MUX_VAL(CP(ETK_D2_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT2*/
259 MUX_VAL(CP(ETK_D7_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT3*/
260 MUX_VAL(CP(ETK_D4_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT4*/
261 MUX_VAL(CP(ETK_D5_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT5*/
262 MUX_VAL(CP(ETK_D6_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT6*/
263 MUX_VAL(CP(ETK_D3_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT7*/
264 MUX_VAL(CP(ETK_D8_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DIR*/
265 MUX_VAL(CP(ETK_D9_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_NXT*/
266 MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTD | DIS | M3)); /*HSUSB1_CLK*/
267 MUX_VAL(CP(ETK_CLK_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB1_STP*/
268
269 MUX_VAL(CP(ETK_D14_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DT0*/
270 MUX_VAL(CP(ETK_D15_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DT1*/
271 MUX_VAL(CP(MCSPI1_CS3), (IEN | PTD | EN | M3)); /*HSUSB2_DT2*/
272 MUX_VAL(CP(MCSPI2_CS1), (IEN | PTD | EN | M3)); /*HSUSB2_DT3*/
273 MUX_VAL(CP(MCSPI2_SIMO), (IEN | PTD | EN | M3)); /*HSUSB2_DT4*/
274 MUX_VAL(CP(MCSPI2_SOMI), (IEN | PTD | EN | M3)); /*HSUSB2_DT5*/
275 MUX_VAL(CP(MCSPI2_CS0), (IEN | PTD | EN | M3)); /*HSUSB2_DT6*/
276 MUX_VAL(CP(MCSPI2_CLK), (IEN | PTD | EN | M3)); /*HSUSB2_DT7*/
277 MUX_VAL(CP(ETK_D12_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DIR*/
278 MUX_VAL(CP(ETK_D13_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_NXT*/
279 MUX_VAL(CP(ETK_D10_ES2), (IDIS | PTD | DIS | M3)); /*HSUSB2_CLK*/
280 MUX_VAL(CP(ETK_D11_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB2_STP*/
281
282 /* SB_T35_USB_HUB_RESET_GPIO */
283 MUX_VAL(CP(CAM_WEN), (IDIS | PTD | DIS | M4)); /*GPIO_167*/
284
Mike Rapoport8abe7302010-12-18 17:43:19 -0500285 /* I2C1 */
286 MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0)); /*I2C1_SCL*/
287 MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0)); /*I2C1_SDA*/
Nikita Kiryanovda4da302012-04-02 02:29:31 +0000288 /* I2C2 */
289 MUX_VAL(CP(I2C2_SCL), (IEN | PTU | EN | M0)); /*I2C2_SCL*/
290 MUX_VAL(CP(I2C2_SDA), (IEN | PTU | EN | M0)); /*I2C2_SDA*/
291 /* I2C3 */
292 MUX_VAL(CP(I2C3_SCL), (IEN | PTU | EN | M0)); /*I2C3_SCL*/
293 MUX_VAL(CP(I2C3_SDA), (IEN | PTU | EN | M0)); /*I2C3_SDA*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500294
295 /* control and debug */
296 MUX_VAL(CP(SYS_32K), (IEN | PTD | DIS | M0)); /*SYS_32K*/
297 MUX_VAL(CP(SYS_CLKREQ), (IEN | PTD | DIS | M0)); /*SYS_CLKREQ*/
298 MUX_VAL(CP(SYS_NIRQ), (IEN | PTU | EN | M0)); /*SYS_nIRQ*/
299 MUX_VAL(CP(SYS_OFF_MODE), (IEN | PTD | DIS | M0)); /*OFF_MODE*/
300 MUX_VAL(CP(SYS_CLKOUT1), (IEN | PTD | DIS | M0)); /*CLKOUT1*/
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400301 MUX_VAL(CP(SYS_CLKOUT2), (IDIS | PTU | DIS | M4)); /*green LED*/
Igor Grinberg165808d2014-10-21 18:25:30 +0300302 MUX_VAL(CP(JTAG_NTRST), (IEN | PTD | DIS | M0)); /*JTAG_NTRST*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500303 MUX_VAL(CP(JTAG_TCK), (IEN | PTD | DIS | M0)); /*JTAG_TCK*/
304 MUX_VAL(CP(JTAG_TMS), (IEN | PTD | DIS | M0)); /*JTAG_TMS*/
305 MUX_VAL(CP(JTAG_TDI), (IEN | PTD | DIS | M0)); /*JTAG_TDI*/
Igor Grinberga704ce02011-04-18 17:50:07 -0400306
307 /* MMC1 */
308 MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)); /*MMC1_CLK*/
309 MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)); /*MMC1_CMD*/
310 MUX_VAL(CP(MMC1_DAT0), (IEN | PTU | EN | M0)); /*MMC1_DAT0*/
311 MUX_VAL(CP(MMC1_DAT1), (IEN | PTU | EN | M0)); /*MMC1_DAT1*/
312 MUX_VAL(CP(MMC1_DAT2), (IEN | PTU | EN | M0)); /*MMC1_DAT2*/
313 MUX_VAL(CP(MMC1_DAT3), (IEN | PTU | EN | M0)); /*MMC1_DAT3*/
Nikita Kiryanov25da1522013-10-16 17:23:29 +0300314
315 /* SPI */
316 MUX_VAL(CP(MCBSP1_CLKR), (IEN | PTD | DIS | M1)); /*MCSPI4_CLK*/
317 MUX_VAL(CP(MCBSP1_DX), (IEN | PTD | DIS | M1)); /*MCSPI4_SIMO*/
318 MUX_VAL(CP(MCBSP1_DR), (IEN | PTD | DIS | M1)); /*MCSPI4_SOMI*/
319 MUX_VAL(CP(MCBSP1_FSX), (IEN | PTU | EN | M1)); /*MCSPI4_CS0*/
320
321 /* display controls */
322 MUX_VAL(CP(MCBSP1_FSR), (IDIS | PTU | DIS | M4)); /*GPIO_157*/
Igor Grinberg05a96a42011-04-18 17:55:21 -0400323}
324
325static void cm_t35_set_muxconf(void)
326{
327 /* DSS */
328 MUX_VAL(CP(DSS_DATA0), (IDIS | PTD | DIS | M0)); /*DSS_DATA0*/
329 MUX_VAL(CP(DSS_DATA1), (IDIS | PTD | DIS | M0)); /*DSS_DATA1*/
330 MUX_VAL(CP(DSS_DATA2), (IDIS | PTD | DIS | M0)); /*DSS_DATA2*/
331 MUX_VAL(CP(DSS_DATA3), (IDIS | PTD | DIS | M0)); /*DSS_DATA3*/
332 MUX_VAL(CP(DSS_DATA4), (IDIS | PTD | DIS | M0)); /*DSS_DATA4*/
333 MUX_VAL(CP(DSS_DATA5), (IDIS | PTD | DIS | M0)); /*DSS_DATA5*/
334
335 MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M0)); /*DSS_DATA18*/
336 MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M0)); /*DSS_DATA19*/
337 MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M0)); /*DSS_DATA20*/
338 MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M0)); /*DSS_DATA21*/
339 MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M0)); /*DSS_DATA22*/
340 MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M0)); /*DSS_DATA23*/
341
342 /* MMC1 */
Igor Grinberga704ce02011-04-18 17:50:07 -0400343 MUX_VAL(CP(MMC1_DAT4), (IEN | PTU | EN | M0)); /*MMC1_DAT4*/
344 MUX_VAL(CP(MMC1_DAT5), (IEN | PTU | EN | M0)); /*MMC1_DAT5*/
345 MUX_VAL(CP(MMC1_DAT6), (IEN | PTU | EN | M0)); /*MMC1_DAT6*/
346 MUX_VAL(CP(MMC1_DAT7), (IEN | PTU | EN | M0)); /*MMC1_DAT7*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500347}
348
Igor Grinberg05a96a42011-04-18 17:55:21 -0400349static void cm_t3730_set_muxconf(void)
350{
351 /* DSS */
352 MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M3)); /*DSS_DATA0*/
353 MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M3)); /*DSS_DATA1*/
354 MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M3)); /*DSS_DATA2*/
355 MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M3)); /*DSS_DATA3*/
356 MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M3)); /*DSS_DATA4*/
357 MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M3)); /*DSS_DATA5*/
358
359 MUX_VAL(CP(SYS_BOOT0), (IDIS | PTD | DIS | M3)); /*DSS_DATA18*/
360 MUX_VAL(CP(SYS_BOOT1), (IDIS | PTD | DIS | M3)); /*DSS_DATA19*/
361 MUX_VAL(CP(SYS_BOOT3), (IDIS | PTD | DIS | M3)); /*DSS_DATA20*/
362 MUX_VAL(CP(SYS_BOOT4), (IDIS | PTD | DIS | M3)); /*DSS_DATA21*/
363 MUX_VAL(CP(SYS_BOOT5), (IDIS | PTD | DIS | M3)); /*DSS_DATA22*/
364 MUX_VAL(CP(SYS_BOOT6), (IDIS | PTD | DIS | M3)); /*DSS_DATA23*/
365}
366
367void set_muxconf_regs(void)
368{
369 cm_t3x_set_common_muxconf();
370
371 if (get_cpu_family() == CPU_OMAP34XX)
372 cm_t35_set_muxconf();
373 else
374 cm_t3730_set_muxconf();
375}
376
Masahiro Yamada0a780172017-05-09 20:31:39 +0900377#if defined(CONFIG_MMC)
Igor Grinbergde25e2d2014-10-21 16:39:46 +0300378#define SB_T35_WP_GPIO 59
379
Nikita Kiryanov4459e762012-12-03 02:19:45 +0000380int board_mmc_getcd(struct mmc *mmc)
381{
382 u8 val;
383
Nishanth Menon5d9d6f72013-03-26 05:20:50 +0000384 if (twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO, &val))
Nikita Kiryanov4459e762012-12-03 02:19:45 +0000385 return -1;
386
387 return !(val & 1);
388}
389
Tom Rinid0974a82011-09-03 21:49:24 -0400390int board_mmc_init(bd_t *bis)
391{
Igor Grinbergde25e2d2014-10-21 16:39:46 +0300392 return omap_mmc_init(0, 0, 0, -1, SB_T35_WP_GPIO);
Tom Rinid0974a82011-09-03 21:49:24 -0400393}
394#endif
395
Masahiro Yamada0a780172017-05-09 20:31:39 +0900396#if defined(CONFIG_MMC)
Paul Kocialkowski69559892014-11-08 20:55:47 +0100397void board_mmc_power_init(void)
398{
399 twl4030_power_mmc_init(0);
400}
401#endif
402
Adam Ford49e96f22017-08-07 13:11:19 -0500403#ifdef CONFIG_SYS_I2C_OMAP24XX
Mike Rapoport8abe7302010-12-18 17:43:19 -0500404/*
405 * Routine: reset_net_chip
406 * Description: reset the Ethernet controller via TPS65930 GPIO
407 */
Igor Grinbergfd6cd352014-11-03 11:32:21 +0200408static int cm_t3x_reset_net_chip(int gpio)
Mike Rapoport8abe7302010-12-18 17:43:19 -0500409{
410 /* Set GPIO1 of TPS65930 as output */
Nishanth Menond26a1062013-03-26 05:20:49 +0000411 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x03,
412 0x02);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500413 /* Send a pulse on the GPIO pin */
Nishanth Menond26a1062013-03-26 05:20:49 +0000414 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x0C,
415 0x02);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500416 udelay(1);
Nishanth Menond26a1062013-03-26 05:20:49 +0000417 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x09,
418 0x02);
Igor Grinberge4d26a22012-04-02 20:12:58 +0000419 mdelay(40);
Nishanth Menond26a1062013-03-26 05:20:49 +0000420 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, TWL4030_BASEADD_GPIO + 0x0C,
421 0x02);
Igor Grinberge4d26a22012-04-02 20:12:58 +0000422 mdelay(1);
Igor Grinbergfd6cd352014-11-03 11:32:21 +0200423 return 0;
Mike Rapoport8abe7302010-12-18 17:43:19 -0500424}
425#else
Igor Grinbergfd6cd352014-11-03 11:32:21 +0200426static inline int cm_t3x_reset_net_chip(int gpio) { return 0; }
Mike Rapoport8abe7302010-12-18 17:43:19 -0500427#endif
428
Nikita Kiryanovb7792f02012-01-02 04:01:31 +0000429#ifdef CONFIG_SMC911X
Mike Rapoport8abe7302010-12-18 17:43:19 -0500430/*
431 * Routine: handle_mac_address
432 * Description: prepare MAC address for on-board Ethernet.
433 */
434static int handle_mac_address(void)
435{
436 unsigned char enetaddr[6];
437 int rc;
438
Simon Glass399a9ce2017-08-03 12:22:14 -0600439 rc = eth_env_get_enetaddr("ethaddr", enetaddr);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500440 if (rc)
441 return 0;
442
Nikita Kiryanovb2c55472015-01-14 10:42:43 +0200443 rc = cl_eeprom_read_mac_addr(enetaddr, CONFIG_SYS_I2C_EEPROM_BUS);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500444 if (rc)
445 return rc;
Mike Rapoport8abe7302010-12-18 17:43:19 -0500446
Joe Hershberger8ecdbed2015-04-08 01:41:04 -0500447 if (!is_valid_ethaddr(enetaddr))
Mike Rapoport8abe7302010-12-18 17:43:19 -0500448 return -1;
449
Simon Glass8551d552017-08-03 12:22:11 -0600450 return eth_env_set_enetaddr("ethaddr", enetaddr);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500451}
452
Mike Rapoport8abe7302010-12-18 17:43:19 -0500453/*
454 * Routine: board_eth_init
455 * Description: initialize module and base-board Ethernet chips
456 */
Adam Ford0a044f82017-09-05 15:20:44 -0500457#define SB_T35_SMC911X_BASE (CONFIG_SMC911X_BASE + SZ_16M)
Mike Rapoport8abe7302010-12-18 17:43:19 -0500458int board_eth_init(bd_t *bis)
459{
460 int rc = 0, rc1 = 0;
461
Mike Rapoport8abe7302010-12-18 17:43:19 -0500462 rc1 = handle_mac_address();
463 if (rc1)
Igor Grinberg7e741ff2012-06-13 19:41:40 +0000464 printf("No MAC address found! ");
Mike Rapoport8abe7302010-12-18 17:43:19 -0500465
Adam Ford0a044f82017-09-05 15:20:44 -0500466 rc1 = cl_omap3_smc911x_init(0, 5, CONFIG_SMC911X_BASE,
Igor Grinbergfd6cd352014-11-03 11:32:21 +0200467 cm_t3x_reset_net_chip, -EINVAL);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500468 if (rc1 > 0)
469 rc++;
470
Igor Grinbergfd6cd352014-11-03 11:32:21 +0200471 rc1 = cl_omap3_smc911x_init(1, 4, SB_T35_SMC911X_BASE, NULL, -EINVAL);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500472 if (rc1 > 0)
473 rc++;
Mike Rapoport8abe7302010-12-18 17:43:19 -0500474
475 return rc;
476}
Nikita Kiryanovb7792f02012-01-02 04:01:31 +0000477#endif
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +0000478
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200479#ifdef CONFIG_USB_EHCI_OMAP
480struct omap_usbhs_board_data usbhs_bdata = {
481 .port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
482 .port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
483 .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
484};
485
486#define SB_T35_USB_HUB_RESET_GPIO 167
Troy Kisky7d6bbb92013-10-10 15:27:57 -0700487int ehci_hcd_init(int index, enum usb_init_type init,
Igor Grinberg9c687fd2014-11-03 11:32:19 +0200488 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200489{
490 u8 val;
491 int offset;
492
Igor Grinberg9c687fd2014-11-03 11:32:19 +0200493 cl_usb_hub_init(SB_T35_USB_HUB_RESET_GPIO, "sb-t35 hub rst");
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200494
495 offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_GPIODATADIR1;
Nishanth Menon5d9d6f72013-03-26 05:20:50 +0000496 twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, offset, &val);
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200497 /* Set GPIO6 and GPIO7 of TPS65930 as output */
498 val |= 0xC0;
Nishanth Menond26a1062013-03-26 05:20:49 +0000499 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, offset, val);
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200500 offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_SETGPIODATAOUT1;
501 /* Take both PHYs out of reset */
Nishanth Menond26a1062013-03-26 05:20:49 +0000502 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, offset, 0xC0);
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200503 udelay(1);
504
Mateusz Zalegad862f892013-10-04 19:22:26 +0200505 return omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200506}
507
508int ehci_hcd_stop(void)
509{
Igor Grinberg9c687fd2014-11-03 11:32:19 +0200510 cl_usb_hub_deinit(SB_T35_USB_HUB_RESET_GPIO);
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200511 return omap_ehci_hcd_stop();
512}
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200513#endif /* CONFIG_USB_EHCI_OMAP */